Cargando…

Third level trigger of the DIRAC experiment

A fast and complete programmable high level trigger processor for the DIRAC experiment at CERN was designed and arranged based on state-of- art field programmable gate array (FPGA) technology. The implemented logic was created from Monte Carlo simulation results and further checked with real experim...

Descripción completa

Detalles Bibliográficos
Autor principal: Gallas-Torreira, M V
Lenguaje:eng
Publicado: 2002
Materias:
Acceso en línea:https://dx.doi.org/10.1016/S0168-9002(01)01414-0
http://cds.cern.ch/record/588652
_version_ 1780899605397897216
author Gallas-Torreira, M V
author_facet Gallas-Torreira, M V
author_sort Gallas-Torreira, M V
collection CERN
description A fast and complete programmable high level trigger processor for the DIRAC experiment at CERN was designed and arranged based on state-of- art field programmable gate array (FPGA) technology. The implemented logic was created from Monte Carlo simulation results and further checked with real experimental data. Correspondence between desired and implemented logic was proved previously by use of a complete digital pattern generator built also with FPGA technology. The resulting trigger processor provides a selection of charged particle pairs with a small relative momentum. (9 refs).
id cern-588652
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2002
record_format invenio
spelling cern-5886522019-09-30T06:29:59Zdoi:10.1016/S0168-9002(01)01414-0http://cds.cern.ch/record/588652engGallas-Torreira, M VThird level trigger of the DIRAC experimentDetectors and Experimental TechniquesA fast and complete programmable high level trigger processor for the DIRAC experiment at CERN was designed and arranged based on state-of- art field programmable gate array (FPGA) technology. The implemented logic was created from Monte Carlo simulation results and further checked with real experimental data. Correspondence between desired and implemented logic was proved previously by use of a complete digital pattern generator built also with FPGA technology. The resulting trigger processor provides a selection of charged particle pairs with a small relative momentum. (9 refs).DIRAC-PUB-2002-03oai:cds.cern.ch:5886522002
spellingShingle Detectors and Experimental Techniques
Gallas-Torreira, M V
Third level trigger of the DIRAC experiment
title Third level trigger of the DIRAC experiment
title_full Third level trigger of the DIRAC experiment
title_fullStr Third level trigger of the DIRAC experiment
title_full_unstemmed Third level trigger of the DIRAC experiment
title_short Third level trigger of the DIRAC experiment
title_sort third level trigger of the dirac experiment
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1016/S0168-9002(01)01414-0
http://cds.cern.ch/record/588652
work_keys_str_mv AT gallastorreiramv thirdleveltriggerofthediracexperiment