Cargando…
Third level trigger of the DIRAC experiment
A fast and complete programmable high level trigger processor for the DIRAC experiment at CERN was designed and arranged based on state-of- art field programmable gate array (FPGA) technology. The implemented logic was created from Monte Carlo simulation results and further checked with real experim...
Autor principal: | Gallas-Torreira, M V |
---|---|
Lenguaje: | eng |
Publicado: |
2002
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1016/S0168-9002(01)01414-0 http://cds.cern.ch/record/588652 |
Ejemplares similares
-
Third level trigger of DIRAC experiment during run-99 period
por: Gallas, M V
Publicado: (2000) -
First level trigger of the DIRAC experiment
por: Afanasyev, L G, et al.
Publicado: (2002) -
Third level trigger for DIRAC (versions of implementation)
por: Karpukhin, V, et al.
Publicado: (1996) -
Features of DIRAC-99 T2 trigger data
por: Gallas, M V, et al.
Publicado: (2000) -
Muon identification in the DIRAC experiment
por: Brekhovskikh, V, et al.
Publicado: (2001)