Cargando…

Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development

In the framework of the ALICE experiment upgrade at HL-LHC, a new forward tracking detector, the Muon Forward Tracker (MFT), is foreseen to overcome the intrinsic limitations of the present Muon Spectrometer and will perform new measurements of general interest for the whole ALICE physics. To fulfil...

Descripción completa

Detalles Bibliográficos
Autores principales: Flouzat, C, Değerli, Y, Guilloux, F, Orsini, F, Venault, P
Lenguaje:eng
Publicado: 2015
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/10/05/C05012
http://cds.cern.ch/record/2159032
_version_ 1780950819481321472
author Flouzat, C
Değerli, Y
Guilloux, F
Orsini, F
Venault, P
author_facet Flouzat, C
Değerli, Y
Guilloux, F
Orsini, F
Venault, P
author_sort Flouzat, C
collection CERN
description In the framework of the ALICE experiment upgrade at HL-LHC, a new forward tracking detector, the Muon Forward Tracker (MFT), is foreseen to overcome the intrinsic limitations of the present Muon Spectrometer and will perform new measurements of general interest for the whole ALICE physics. To fulfill the new detector requirements, CMOS Monolithic Active Pixel Sensors (MAPS) provide an attractive trade-off between readout speed, spatial resolution, radiation hardness, granularity, power consumption and material budget. This technology has been chosen to equip the Muon Forward Tracker and also the vertex detector: the Inner Tracking System (ITS). Since few years, an intensive R&D; program has been performed on the design of MAPS in the 0.18 μ m CMOS Image Sensor (CIS) process. In order to avoid pile up effects in the experiment, the classical rolling shutter readout system of MAPS has been improved to overcome the readout speed limitation. A zero suppression algorithm, based on a 3 by 3 cluster finding (position and data), has been chosen for the MFT. This algorithm allows adequate data compression for the sensor. This paper presents the large size prototype PIXAM, which represents 1/3 of the final chip, and will focus specially on the zero suppression block architecture. This chip is designed and under fabrication in the 0.18 μ m CIS process. Finally, the readout electronics principle to send out the compressed data flow is also presented taking into account the cluster occupancy per MFT plane for a single central Pb-Pb collision.
id oai-inspirehep.net-1371001
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2015
record_format invenio
spelling oai-inspirehep.net-13710012019-09-30T06:29:59Zdoi:10.1088/1748-0221/10/05/C05012http://cds.cern.ch/record/2159032engFlouzat, CDeğerli, YGuilloux, FOrsini, FVenault, PZero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics developmentDetectors and Experimental TechniquesIn the framework of the ALICE experiment upgrade at HL-LHC, a new forward tracking detector, the Muon Forward Tracker (MFT), is foreseen to overcome the intrinsic limitations of the present Muon Spectrometer and will perform new measurements of general interest for the whole ALICE physics. To fulfill the new detector requirements, CMOS Monolithic Active Pixel Sensors (MAPS) provide an attractive trade-off between readout speed, spatial resolution, radiation hardness, granularity, power consumption and material budget. This technology has been chosen to equip the Muon Forward Tracker and also the vertex detector: the Inner Tracking System (ITS). Since few years, an intensive R&D; program has been performed on the design of MAPS in the 0.18 μ m CMOS Image Sensor (CIS) process. In order to avoid pile up effects in the experiment, the classical rolling shutter readout system of MAPS has been improved to overcome the readout speed limitation. A zero suppression algorithm, based on a 3 by 3 cluster finding (position and data), has been chosen for the MFT. This algorithm allows adequate data compression for the sensor. This paper presents the large size prototype PIXAM, which represents 1/3 of the final chip, and will focus specially on the zero suppression block architecture. This chip is designed and under fabrication in the 0.18 μ m CIS process. Finally, the readout electronics principle to send out the compressed data flow is also presented taking into account the cluster occupancy per MFT plane for a single central Pb-Pb collision.oai:inspirehep.net:13710012015
spellingShingle Detectors and Experimental Techniques
Flouzat, C
Değerli, Y
Guilloux, F
Orsini, F
Venault, P
Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title_full Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title_fullStr Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title_full_unstemmed Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title_short Zero suppression logic of the ALICE muon forward tracker pixel chip prototype PIXAM and associated readout electronics development
title_sort zero suppression logic of the alice muon forward tracker pixel chip prototype pixam and associated readout electronics development
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1088/1748-0221/10/05/C05012
http://cds.cern.ch/record/2159032
work_keys_str_mv AT flouzatc zerosuppressionlogicofthealicemuonforwardtrackerpixelchipprototypepixamandassociatedreadoutelectronicsdevelopment
AT degerliy zerosuppressionlogicofthealicemuonforwardtrackerpixelchipprototypepixamandassociatedreadoutelectronicsdevelopment
AT guillouxf zerosuppressionlogicofthealicemuonforwardtrackerpixelchipprototypepixamandassociatedreadoutelectronicsdevelopment
AT orsinif zerosuppressionlogicofthealicemuonforwardtrackerpixelchipprototypepixamandassociatedreadoutelectronicsdevelopment
AT venaultp zerosuppressionlogicofthealicemuonforwardtrackerpixelchipprototypepixamandassociatedreadoutelectronicsdevelopment