Cargando…
The LHCb Data Acquisition and High Level Trigger Processing Architecture
The LHCb experiment at the LHC accelerator at CERN collects collisions of particle bunches at 40 MHz. After a first level of hardware trigger with an output rate of 1 MHz, the physically interesting collisions are selected by running dedicated trigger algorithms in the High Level Trigger (HLT) compu...
Autores principales: | , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2015
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1742-6596/664/8/082011 http://cds.cern.ch/record/2134630 |
_version_ | 1780949919648972800 |
---|---|
author | Frank, M Gaspar, C Jost, B Neufeld, N |
author_facet | Frank, M Gaspar, C Jost, B Neufeld, N |
author_sort | Frank, M |
collection | CERN |
description | The LHCb experiment at the LHC accelerator at CERN collects collisions of particle bunches at 40 MHz. After a first level of hardware trigger with an output rate of 1 MHz, the physically interesting collisions are selected by running dedicated trigger algorithms in the High Level Trigger (HLT) computing farm. This farm consists of up to roughly 25000 CPU cores in roughly 1750 physical nodes each equipped with up to 4 TB local storage space. This work describes the LHCb online system with an emphasis on the developments implemented during the current long shutdown (LS1). We will elaborate the architecture to treble the available CPU power of the HLT farm and the technicalities to determine and verify precise calibration and alignment constants which are fed to the HLT event selection procedure. We will describe how the constants are fed into a two stage HLT event selection facility using extensively the local disk buffering capabilities on the worker nodes. With the installed disk buffers, the CPU resources can be used during periods of up to ten days without beams. These periods in the past accounted to more than 70% of the total time. |
id | oai-inspirehep.net-1414039 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2015 |
record_format | invenio |
spelling | oai-inspirehep.net-14140392022-08-10T13:01:04Zdoi:10.1088/1742-6596/664/8/082011http://cds.cern.ch/record/2134630engFrank, MGaspar, CJost, BNeufeld, NThe LHCb Data Acquisition and High Level Trigger Processing ArchitectureComputing and ComputersDetectors and Experimental TechniquesThe LHCb experiment at the LHC accelerator at CERN collects collisions of particle bunches at 40 MHz. After a first level of hardware trigger with an output rate of 1 MHz, the physically interesting collisions are selected by running dedicated trigger algorithms in the High Level Trigger (HLT) computing farm. This farm consists of up to roughly 25000 CPU cores in roughly 1750 physical nodes each equipped with up to 4 TB local storage space. This work describes the LHCb online system with an emphasis on the developments implemented during the current long shutdown (LS1). We will elaborate the architecture to treble the available CPU power of the HLT farm and the technicalities to determine and verify precise calibration and alignment constants which are fed to the HLT event selection procedure. We will describe how the constants are fed into a two stage HLT event selection facility using extensively the local disk buffering capabilities on the worker nodes. With the installed disk buffers, the CPU resources can be used during periods of up to ten days without beams. These periods in the past accounted to more than 70% of the total time.oai:inspirehep.net:14140392015 |
spellingShingle | Computing and Computers Detectors and Experimental Techniques Frank, M Gaspar, C Jost, B Neufeld, N The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title | The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title_full | The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title_fullStr | The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title_full_unstemmed | The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title_short | The LHCb Data Acquisition and High Level Trigger Processing Architecture |
title_sort | lhcb data acquisition and high level trigger processing architecture |
topic | Computing and Computers Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1088/1742-6596/664/8/082011 http://cds.cern.ch/record/2134630 |
work_keys_str_mv | AT frankm thelhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT gasparc thelhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT jostb thelhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT neufeldn thelhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT frankm lhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT gasparc lhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT jostb lhcbdataacquisitionandhighleveltriggerprocessingarchitecture AT neufeldn lhcbdataacquisitionandhighleveltriggerprocessingarchitecture |