Cargando…

The PCIe-based readout system for the LHCb experiment

The LHCb experiment is designed to study differences between particles and anti-particles as well as very rare decays in the beauty and charm sector at the LHC. The detector will be upgraded in 2019 in order to significantly increase its efficiency, by removing the first-level hardware trigger. The...

Descripción completa

Detalles Bibliográficos
Autores principales: Cachemiche, J P, Duval, P Y, Hachon, F, Le Gac, R, Réthoré, F
Lenguaje:eng
Publicado: 2016
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/11/02/P02013
http://cds.cern.ch/record/2262859
_version_ 1780954217529212928
author Cachemiche, J P
Duval, P Y
Hachon, F
Le Gac, R
Réthoré, F
author_facet Cachemiche, J P
Duval, P Y
Hachon, F
Le Gac, R
Réthoré, F
author_sort Cachemiche, J P
collection CERN
description The LHCb experiment is designed to study differences between particles and anti-particles as well as very rare decays in the beauty and charm sector at the LHC. The detector will be upgraded in 2019 in order to significantly increase its efficiency, by removing the first-level hardware trigger. The upgrade experiment will implement a trigger-less readout system in which all the data from every LHC bunch-crossing are transported to the computing farm over 12000 optical links without hardware filtering. The event building and event selection are carried out entirely in the farm. Another original feature of the system is that data transmitted through these fibres arrive directly to computers through a specially designed PCIe card called PCIe40. The same board handles the data acquisition flow and the distribution of fast and slow controls to the detector front-end electronics. It embeds one of the most powerful FPGAs currently available on the market with 1.2 million logic cells. The board has a bandwidth of 480 Gbits/s in both input and output over optical links and 100 Gbits/s over the PCI Express bus to the CPU. We will present how data circulate through the board and in the PC server for achieving the event building. We will focus on specific issues regarding the design of such a board with a very large FPGA, in particular in terms of power supply dimensioning and thermal simulations. The features of the board will be detailed and we will finally present the first performance measurements.
id oai-inspirehep.net-1422724
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2016
record_format invenio
spelling oai-inspirehep.net-14227242019-09-30T06:29:59Zdoi:10.1088/1748-0221/11/02/P02013http://cds.cern.ch/record/2262859engCachemiche, J PDuval, P YHachon, FLe Gac, RRéthoré, FThe PCIe-based readout system for the LHCb experimentDetectors and Experimental TechniquesThe LHCb experiment is designed to study differences between particles and anti-particles as well as very rare decays in the beauty and charm sector at the LHC. The detector will be upgraded in 2019 in order to significantly increase its efficiency, by removing the first-level hardware trigger. The upgrade experiment will implement a trigger-less readout system in which all the data from every LHC bunch-crossing are transported to the computing farm over 12000 optical links without hardware filtering. The event building and event selection are carried out entirely in the farm. Another original feature of the system is that data transmitted through these fibres arrive directly to computers through a specially designed PCIe card called PCIe40. The same board handles the data acquisition flow and the distribution of fast and slow controls to the detector front-end electronics. It embeds one of the most powerful FPGAs currently available on the market with 1.2 million logic cells. The board has a bandwidth of 480 Gbits/s in both input and output over optical links and 100 Gbits/s over the PCI Express bus to the CPU. We will present how data circulate through the board and in the PC server for achieving the event building. We will focus on specific issues regarding the design of such a board with a very large FPGA, in particular in terms of power supply dimensioning and thermal simulations. The features of the board will be detailed and we will finally present the first performance measurements.oai:inspirehep.net:14227242016
spellingShingle Detectors and Experimental Techniques
Cachemiche, J P
Duval, P Y
Hachon, F
Le Gac, R
Réthoré, F
The PCIe-based readout system for the LHCb experiment
title The PCIe-based readout system for the LHCb experiment
title_full The PCIe-based readout system for the LHCb experiment
title_fullStr The PCIe-based readout system for the LHCb experiment
title_full_unstemmed The PCIe-based readout system for the LHCb experiment
title_short The PCIe-based readout system for the LHCb experiment
title_sort pcie-based readout system for the lhcb experiment
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1088/1748-0221/11/02/P02013
http://cds.cern.ch/record/2262859
work_keys_str_mv AT cachemichejp thepciebasedreadoutsystemforthelhcbexperiment
AT duvalpy thepciebasedreadoutsystemforthelhcbexperiment
AT hachonf thepciebasedreadoutsystemforthelhcbexperiment
AT legacr thepciebasedreadoutsystemforthelhcbexperiment
AT rethoref thepciebasedreadoutsystemforthelhcbexperiment
AT cachemichejp pciebasedreadoutsystemforthelhcbexperiment
AT duvalpy pciebasedreadoutsystemforthelhcbexperiment
AT hachonf pciebasedreadoutsystemforthelhcbexperiment
AT legacr pciebasedreadoutsystemforthelhcbexperiment
AT rethoref pciebasedreadoutsystemforthelhcbexperiment