Cargando…
A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade
The increment of luminosity at HL-LHC will require the introduction of tracker information at Level-1 trigger system for the experiments in order to maintain an acceptable trigger rate for selecting interesting events despite the one order of increased magnitude in the minimum bias interactions. In...
Autores principales: | , , , , , , , , , , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2016
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1748-0221/11/02/C02063 http://cds.cern.ch/record/2266416 |
_version_ | 1780954498292776960 |
---|---|
author | Magalotti, D Alunni, L Biesuz, N Bilei, G M Citraro, S Crescioli, F Fanò, L Fedi, G Magazzù, G Servoli, L Storchi, L Palla, F Placidi, P Rossi, E Spiezia, A |
author_facet | Magalotti, D Alunni, L Biesuz, N Bilei, G M Citraro, S Crescioli, F Fanò, L Fedi, G Magazzù, G Servoli, L Storchi, L Palla, F Placidi, P Rossi, E Spiezia, A |
author_sort | Magalotti, D |
collection | CERN |
description | The increment of luminosity at HL-LHC will require the introduction of tracker information at Level-1 trigger system for the experiments in order to maintain an acceptable trigger rate for selecting interesting events despite the one order of increased magnitude in the minimum bias interactions. In order to extract the track information in the required latency (~ 5–10 μ s depending on the experiment), a dedicated hardware processor needs to be used. We here propose a prototype system (Pattern Recognition Mezzanine) as core of pattern recognition and track fitting for HL-LHC experiments, combining the power of both Associative Memory custom ASIC and modern Field Programmable Gate Array (FPGA) devices. |
id | oai-inspirehep.net-1424715 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2016 |
record_format | invenio |
spelling | oai-inspirehep.net-14247152022-08-17T12:59:40Zdoi:10.1088/1748-0221/11/02/C02063http://cds.cern.ch/record/2266416engMagalotti, DAlunni, LBiesuz, NBilei, G MCitraro, SCrescioli, FFanò, LFedi, GMagazzù, GServoli, LStorchi, LPalla, FPlacidi, PRossi, ESpiezia, AA Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgradeDetectors and Experimental TechniquesThe increment of luminosity at HL-LHC will require the introduction of tracker information at Level-1 trigger system for the experiments in order to maintain an acceptable trigger rate for selecting interesting events despite the one order of increased magnitude in the minimum bias interactions. In order to extract the track information in the required latency (~ 5–10 μ s depending on the experiment), a dedicated hardware processor needs to be used. We here propose a prototype system (Pattern Recognition Mezzanine) as core of pattern recognition and track fitting for HL-LHC experiments, combining the power of both Associative Memory custom ASIC and modern Field Programmable Gate Array (FPGA) devices.oai:inspirehep.net:14247152016 |
spellingShingle | Detectors and Experimental Techniques Magalotti, D Alunni, L Biesuz, N Bilei, G M Citraro, S Crescioli, F Fanò, L Fedi, G Magazzù, G Servoli, L Storchi, L Palla, F Placidi, P Rossi, E Spiezia, A A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title | A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title_full | A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title_fullStr | A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title_full_unstemmed | A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title_short | A Pattern Recognition Mezzanine based on Associative Memory and FPGA technology for Level 1 Track Triggers for the HL-LHC upgrade |
title_sort | pattern recognition mezzanine based on associative memory and fpga technology for level 1 track triggers for the hl-lhc upgrade |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1088/1748-0221/11/02/C02063 http://cds.cern.ch/record/2266416 |
work_keys_str_mv | AT magalottid apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT alunnil apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT biesuzn apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT bileigm apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT citraros apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT cresciolif apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT fanol apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT fedig apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT magazzug apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT servolil apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT storchil apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT pallaf apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT placidip apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT rossie apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT spieziaa apatternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT magalottid patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT alunnil patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT biesuzn patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT bileigm patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT citraros patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT cresciolif patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT fanol patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT fedig patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT magazzug patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT servolil patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT storchil patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT pallaf patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT placidip patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT rossie patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade AT spieziaa patternrecognitionmezzaninebasedonassociativememoryandfpgatechnologyforlevel1tracktriggersforthehllhcupgrade |