Cargando…

Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade

The High Performance Time to Digital Converter (HPTDC), a multi-channel ASIC designed by the CERN Microelectronics group, has been proposed for the digitization of the thin-Resistive Plate Chambers (tRPC) in the ATLAS Muon Spectrometer Phase-1 upgrade project. These chambers, to be staged for higher...

Descripción completa

Detalles Bibliográficos
Autores principales: Meng, X T, Levin, D S, Chapman, J W, Li, D C, Yao, Z E, Zhou, B
Lenguaje:eng
Publicado: 2017
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/12/02/P02008
http://cds.cern.ch/record/2310099
_version_ 1780957840611999744
author Meng, X T
Levin, D S
Chapman, J W
Li, D C
Yao, Z E
Zhou, B
author_facet Meng, X T
Levin, D S
Chapman, J W
Li, D C
Yao, Z E
Zhou, B
author_sort Meng, X T
collection CERN
description The High Performance Time to Digital Converter (HPTDC), a multi-channel ASIC designed by the CERN Microelectronics group, has been proposed for the digitization of the thin-Resistive Plate Chambers (tRPC) in the ATLAS Muon Spectrometer Phase-1 upgrade project. These chambers, to be staged for higher luminosity LHC operation, will increase trigger acceptance and reduce or eliminate the fake muon trigger rates in the barrel-endcap transition region, corresponding to pseudo-rapidity range 1<|η|<1.3. Low level trigger candidates must be flagged within a maximum latency of 1075 ns, thus imposing stringent signal processing time performance requirements on the readout system in general, and on the digitization electronics in particular. This paper investigates the HPTDC signal latency performance based on a specially designed evaluation board coupled with an external FPGA evaluation board, when operated in triggerless mode, and under hit rate conditions expected in Phase-I. This hardware based study confirms previous simulations and demonstrates that the HPTDC in triggerless operation satisfies the digitization timing requirements in both leading edge and pair modes.
id oai-inspirehep.net-1513912
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2017
record_format invenio
spelling oai-inspirehep.net-15139122019-09-30T06:29:59Zdoi:10.1088/1748-0221/12/02/P02008http://cds.cern.ch/record/2310099engMeng, X TLevin, D SChapman, J WLi, D CYao, Z EZhou, BLatency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgradeDetectors and Experimental TechniquesThe High Performance Time to Digital Converter (HPTDC), a multi-channel ASIC designed by the CERN Microelectronics group, has been proposed for the digitization of the thin-Resistive Plate Chambers (tRPC) in the ATLAS Muon Spectrometer Phase-1 upgrade project. These chambers, to be staged for higher luminosity LHC operation, will increase trigger acceptance and reduce or eliminate the fake muon trigger rates in the barrel-endcap transition region, corresponding to pseudo-rapidity range 1<|η|<1.3. Low level trigger candidates must be flagged within a maximum latency of 1075 ns, thus imposing stringent signal processing time performance requirements on the readout system in general, and on the digitization electronics in particular. This paper investigates the HPTDC signal latency performance based on a specially designed evaluation board coupled with an external FPGA evaluation board, when operated in triggerless mode, and under hit rate conditions expected in Phase-I. This hardware based study confirms previous simulations and demonstrates that the HPTDC in triggerless operation satisfies the digitization timing requirements in both leading edge and pair modes.oai:inspirehep.net:15139122017
spellingShingle Detectors and Experimental Techniques
Meng, X T
Levin, D S
Chapman, J W
Li, D C
Yao, Z E
Zhou, B
Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title_full Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title_fullStr Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title_full_unstemmed Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title_short Latency study of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade
title_sort latency study of the high performance time to digital converter for the atlas muon spectrometer trigger upgrade
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1088/1748-0221/12/02/P02008
http://cds.cern.ch/record/2310099
work_keys_str_mv AT mengxt latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade
AT levinds latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade
AT chapmanjw latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade
AT lidc latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade
AT yaoze latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade
AT zhoub latencystudyofthehighperformancetimetodigitalconverterfortheatlasmuonspectrometertriggerupgrade