Cargando…
Experimental Methods and Results for the Evaluation of Triple Modular Redundancy SEU Mitigation Techniques with the Xilinx Kintex-7 FPGA
This paper describes experimental methods and results for the evaluation of triple modular redundancy SEU mitigation techniques with the Xilinx Kintex-7 FPGA. Testing was performed both in proton irradiation and fault injection tests.
Autores principales: | Sielewicz, Krzysztof M, Rinella, Gianluca Aglieri, Bonora, Matthias, Giubilato, Piero, Lupi, Matteo, Rossewij, Marcus J, Schambach, Joachim, Vanat, Tomas |
---|---|
Lenguaje: | eng |
Publicado: |
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/NSREC.2017.8115451 http://cds.cern.ch/record/2303669 |
Ejemplares similares
-
Irradiation Resistivity and Mitigation Measurement Design for Xilinx Kintex-7 FPGAs
por: Arnold, Lukas
Publicado: (2016) -
Ultrahigh energy heavy ion test beam on Xilinx Kintex-7 SRAM-based FPGA
por: Du, Boyang, et al.
Publicado: (2019) -
Prototype readout electronics for the upgraded ALICE Inner Tracking System
por: Sielewicz, K M, et al.
Publicado: (2017) -
ALICE inner tracking system readout electronics prototype testing with the CERN ``Giga Bit Transceiver''
por: Schambach, J, et al.
Publicado: (2016) -
Design and Test with Proton Beam of a 1.2 Gb/s Semi-custom Serialiser Implemented in 180 nm CMOS with SEU Mitigation by TMR
por: Lupi, Matteo, et al.
Publicado: (2017)