Cargando…
Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment
We present an implementation of fixed-latency gigabit serial links in a low-cost Xilinx field-programmable gate array. The implementation is targeted for a data packet router in the upgrade of the ATLAS muon spectrometer. The router serves as a packet switch. It handles up to 12 serial inputs at 4.8...
Autores principales: | , , , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2018
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/TNS.2017.2784411 http://cds.cern.ch/record/2310129 |
_version_ | 1780957853335420928 |
---|---|
author | Wang, Jinhong Hu, Xueye Pinkham, Reid Hou, Suen Schwarz, Thomas Zhu, Junjie Chapman, J W Zhou, Bing |
author_facet | Wang, Jinhong Hu, Xueye Pinkham, Reid Hou, Suen Schwarz, Thomas Zhu, Junjie Chapman, J W Zhou, Bing |
author_sort | Wang, Jinhong |
collection | CERN |
description | We present an implementation of fixed-latency gigabit serial links in a low-cost Xilinx field-programmable gate array. The implementation is targeted for a data packet router in the upgrade of the ATLAS muon spectrometer. The router serves as a packet switch. It handles up to 12 serial inputs at 4.8 Gbps from on-detector electronics and four 4.8-Gbps outputs to the trigger processing circuits. The input serial streams are deserialized and aligned to a common clock domain for NULL suppression and data packet forwarding. Gigabit transceivers are used in the processing, and a scheme is developed to maintain low and fixed-latency packet multiplexing through the router. We analyze the latency of the scheme and demonstrate its performance in a setup similar to that of the final detector arrangement. |
id | oai-inspirehep.net-1657142 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2018 |
record_format | invenio |
spelling | oai-inspirehep.net-16571422019-09-30T06:29:59Zdoi:10.1109/TNS.2017.2784411http://cds.cern.ch/record/2310129engWang, JinhongHu, XueyePinkham, ReidHou, SuenSchwarz, ThomasZhu, JunjieChapman, J WZhou, BingFixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experimentDetectors and Experimental TechniquesWe present an implementation of fixed-latency gigabit serial links in a low-cost Xilinx field-programmable gate array. The implementation is targeted for a data packet router in the upgrade of the ATLAS muon spectrometer. The router serves as a packet switch. It handles up to 12 serial inputs at 4.8 Gbps from on-detector electronics and four 4.8-Gbps outputs to the trigger processing circuits. The input serial streams are deserialized and aligned to a common clock domain for NULL suppression and data packet forwarding. Gigabit transceivers are used in the processing, and a scheme is developed to maintain low and fixed-latency packet multiplexing through the router. We analyze the latency of the scheme and demonstrate its performance in a setup similar to that of the final detector arrangement.oai:inspirehep.net:16571422018 |
spellingShingle | Detectors and Experimental Techniques Wang, Jinhong Hu, Xueye Pinkham, Reid Hou, Suen Schwarz, Thomas Zhu, Junjie Chapman, J W Zhou, Bing Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title | Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title_full | Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title_fullStr | Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title_full_unstemmed | Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title_short | Fixed-latency gigabit serial links in a Xilinx FPGA for the upgrade of the muon spectrometer at the ATLAS experiment |
title_sort | fixed-latency gigabit serial links in a xilinx fpga for the upgrade of the muon spectrometer at the atlas experiment |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1109/TNS.2017.2784411 http://cds.cern.ch/record/2310129 |
work_keys_str_mv | AT wangjinhong fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT huxueye fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT pinkhamreid fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT housuen fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT schwarzthomas fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT zhujunjie fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT chapmanjw fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment AT zhoubing fixedlatencygigabitseriallinksinaxilinxfpgafortheupgradeofthemuonspectrometerattheatlasexperiment |