Cargando…
Design and simulation of a 65 nm Macro-Pixel Readout ASIC (MPA) for the Pixel-Strip (PS) module of the CMS Outer Tracker detector at the HL-LHC
The MPA is the pixel readout ASIC for the hybrid Pixel-Strip module of the Phase-II CMS Outer Tracker upgrade at the High Luminosity LHC (HL-LHC). It employs a novel technique for identifying high transverse momentum particles and provides this information at 40 $MHz$ rate to the L1-trigger system....
Autores principales: | , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
SISSA
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.22323/1.313.0032 http://cds.cern.ch/record/2312588 |
Sumario: | The MPA is the pixel readout ASIC for the hybrid Pixel-Strip module of the Phase-II CMS Outer Tracker upgrade at the High Luminosity LHC (HL-LHC). It employs a novel technique for identifying high transverse momentum particles and provides this information at 40 $MHz$ rate to the L1-trigger system. The chip also comprises a binary pipeline buffer for the L1-trigger latency, and a data path to support the readout of full events with a maximum trigger rate of 1 $MHz$ and a latency of 12.8 $\mu s$. The design and implementation in a 65 $nm$ CMOS technology of the first prototype ASIC that integrates all functionalities for system level operation with a power density lower than 90 $mW/cm^2$ are presented in this contribution. |
---|