Cargando…
A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC
VFAT3 is a front-end ASIC designed for the readout of GEM detectors in the CMS Muon system. The strategy for the chip design was to design the full chip at once but provide extensive test and debug facilities for individual characterization of each internal chip module. The verification platform con...
Autores principales: | , , , , , , , , , , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2018
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/NSSMIC.2017.8532822 http://cds.cern.ch/record/2671649 |
_version_ | 1780962430016290816 |
---|---|
author | Petrow, H Aspell, P Bravo, C Dabrowski, M De Lentdecker, G Leroux, P De Robertis, G Irshad, A Lenzi, T Licciulli, F Loddo, F Robert, F Tavernier, F Rosa, J Tuuva, T |
author_facet | Petrow, H Aspell, P Bravo, C Dabrowski, M De Lentdecker, G Leroux, P De Robertis, G Irshad, A Lenzi, T Licciulli, F Loddo, F Robert, F Tavernier, F Rosa, J Tuuva, T |
author_sort | Petrow, H |
collection | CERN |
description | VFAT3 is a front-end ASIC designed for the readout of GEM detectors in the CMS Muon system. The strategy for the chip design was to design the full chip at once but provide extensive test and debug facilities for individual characterization of each internal chip module. The verification platform consists of three parts; namely the software (running on a PC), the firmware (designed for a Kintex-7 FPGA development board) and a selection of VFAT3 dedicated hardware boards for the different stages of verification. The system was designed to accommodate all of the steps needed to fully test the chip. The first step is the functional testing for which only rather simple functions are needed. For the functional testing. the software has an interactive interface to communicate with the chip through the FPGA. The requirements for the hardware are mostly the possibility for the use of the main communication channels. For the characterization of the chip, the software offers a possibility to easily generate lists of routine instructions that can be uploaded to the FPGA and run as synchronous commands. This allows for example the scanning of the chip's internal calibration DACs and creation of S-curves for all of the front-end channels. The hardware boards of the system allows access to the vast amount of test pads needed for the characterization and debug of the chip. The production tests require concatenated test routines where speed and execution efficiency are crucial. The software and the firmware of the system were designed to allow flexible evolution to increase the efficiency of complicated test routines. |
id | oai-inspirehep.net-1727729 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2018 |
record_format | invenio |
spelling | oai-inspirehep.net-17277292019-09-30T06:29:59Zdoi:10.1109/NSSMIC.2017.8532822http://cds.cern.ch/record/2671649engPetrow, HAspell, PBravo, CDabrowski, MDe Lentdecker, GLeroux, PDe Robertis, GIrshad, ALenzi, TLicciulli, FLoddo, FRobert, FTavernier, FRosa, JTuuva, TA Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASICDetectors and Experimental TechniquesVFAT3 is a front-end ASIC designed for the readout of GEM detectors in the CMS Muon system. The strategy for the chip design was to design the full chip at once but provide extensive test and debug facilities for individual characterization of each internal chip module. The verification platform consists of three parts; namely the software (running on a PC), the firmware (designed for a Kintex-7 FPGA development board) and a selection of VFAT3 dedicated hardware boards for the different stages of verification. The system was designed to accommodate all of the steps needed to fully test the chip. The first step is the functional testing for which only rather simple functions are needed. For the functional testing. the software has an interactive interface to communicate with the chip through the FPGA. The requirements for the hardware are mostly the possibility for the use of the main communication channels. For the characterization of the chip, the software offers a possibility to easily generate lists of routine instructions that can be uploaded to the FPGA and run as synchronous commands. This allows for example the scanning of the chip's internal calibration DACs and creation of S-curves for all of the front-end channels. The hardware boards of the system allows access to the vast amount of test pads needed for the characterization and debug of the chip. The production tests require concatenated test routines where speed and execution efficiency are crucial. The software and the firmware of the system were designed to allow flexible evolution to increase the efficiency of complicated test routines.oai:inspirehep.net:17277292018 |
spellingShingle | Detectors and Experimental Techniques Petrow, H Aspell, P Bravo, C Dabrowski, M De Lentdecker, G Leroux, P De Robertis, G Irshad, A Lenzi, T Licciulli, F Loddo, F Robert, F Tavernier, F Rosa, J Tuuva, T A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title | A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title_full | A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title_fullStr | A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title_full_unstemmed | A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title_short | A Verification Platform to provide the Functional, Characterization and Production testing for the VFAT3 ASIC |
title_sort | verification platform to provide the functional, characterization and production testing for the vfat3 asic |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1109/NSSMIC.2017.8532822 http://cds.cern.ch/record/2671649 |
work_keys_str_mv | AT petrowh averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT aspellp averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT bravoc averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT dabrowskim averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT delentdeckerg averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT lerouxp averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT derobertisg averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT irshada averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT lenzit averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT licciullif averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT loddof averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT robertf averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT tavernierf averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT rosaj averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT tuuvat averificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT petrowh verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT aspellp verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT bravoc verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT dabrowskim verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT delentdeckerg verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT lerouxp verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT derobertisg verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT irshada verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT lenzit verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT licciullif verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT loddof verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT robertf verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT tavernierf verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT rosaj verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic AT tuuvat verificationplatformtoprovidethefunctionalcharacterizationandproductiontestingforthevfat3asic |