Cargando…
Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers
This article discusses the challenges posed on the field-programmable gate array (FPGA) transceivers in terms of phase-determinism requirements for timing distribution at the Large Hadron Collider (LHC) experiments. Having a fixed phase after startups is a major requirement, and the typical phase va...
Autores principales: | , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2020
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/TNS.2020.2968112 http://cds.cern.ch/record/2714111 |
_version_ | 1780965404518121472 |
---|---|
author | Mendes, Eduardo Baron, Sophie Soos, Csaba Troska, Jan Novellini, Paolo |
author_facet | Mendes, Eduardo Baron, Sophie Soos, Csaba Troska, Jan Novellini, Paolo |
author_sort | Mendes, Eduardo |
collection | CERN |
description | This article discusses the challenges posed on the field-programmable gate array (FPGA) transceivers in terms of phase-determinism requirements for timing distribution at the Large Hadron Collider (LHC) experiments. Having a fixed phase after startups is a major requirement, and the typical phase variations observed in the order of tens of picoseconds after startups while using the state-of-the-art design techniques are no longer sufficient. Each limitation observed in the transmitter and receiver paths of the high-speed transceivers embedded in the Xilinx Ultrascale FPGA family is further investigated and solutions are proposed. Tests in hardware using Xilinx FPGA evaluation boards are presented. In addition to a higher phase determinism, the techniques presented make it possible to fine-tune the skew of a link with a picosecond resolution, greatly simplifying clock-domain crossing inside the FPGAs and providing better short-term stability for the FPGA-recovered clock in a high-speed link. |
id | oai-inspirehep.net-1787631 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2020 |
record_format | invenio |
spelling | oai-inspirehep.net-17876312020-04-01T13:09:33Zdoi:10.1109/TNS.2020.2968112http://cds.cern.ch/record/2714111engMendes, EduardoBaron, SophieSoos, CsabaTroska, JanNovellini, PaoloAchieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale TransceiversDetectors and Experimental TechniquesThis article discusses the challenges posed on the field-programmable gate array (FPGA) transceivers in terms of phase-determinism requirements for timing distribution at the Large Hadron Collider (LHC) experiments. Having a fixed phase after startups is a major requirement, and the typical phase variations observed in the order of tens of picoseconds after startups while using the state-of-the-art design techniques are no longer sufficient. Each limitation observed in the transmitter and receiver paths of the high-speed transceivers embedded in the Xilinx Ultrascale FPGA family is further investigated and solutions are proposed. Tests in hardware using Xilinx FPGA evaluation boards are presented. In addition to a higher phase determinism, the techniques presented make it possible to fine-tune the skew of a link with a picosecond resolution, greatly simplifying clock-domain crossing inside the FPGAs and providing better short-term stability for the FPGA-recovered clock in a high-speed link.oai:inspirehep.net:17876312020 |
spellingShingle | Detectors and Experimental Techniques Mendes, Eduardo Baron, Sophie Soos, Csaba Troska, Jan Novellini, Paolo Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title | Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title_full | Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title_fullStr | Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title_full_unstemmed | Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title_short | Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers |
title_sort | achieving picosecond-level phase stability in timing distribution systems with xilinx ultrascale transceivers |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1109/TNS.2020.2968112 http://cds.cern.ch/record/2714111 |
work_keys_str_mv | AT mendeseduardo achievingpicosecondlevelphasestabilityintimingdistributionsystemswithxilinxultrascaletransceivers AT baronsophie achievingpicosecondlevelphasestabilityintimingdistributionsystemswithxilinxultrascaletransceivers AT sooscsaba achievingpicosecondlevelphasestabilityintimingdistributionsystemswithxilinxultrascaletransceivers AT troskajan achievingpicosecondlevelphasestabilityintimingdistributionsystemswithxilinxultrascaletransceivers AT novellinipaolo achievingpicosecondlevelphasestabilityintimingdistributionsystemswithxilinxultrascaletransceivers |