Cargando…
A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA
FEATURED APPLICATION: A delay generator can be used for signal synchronization. Generally, there is a relative delay between the external trigger signal and the reference. The delay generator can delay the external trigger signal to greatly reduce the relative delay between the external trigger sign...
Autores principales: | , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2023
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10346596/ https://www.ncbi.nlm.nih.gov/pubmed/37447991 http://dx.doi.org/10.3390/s23136144 |
_version_ | 1785073350297518080 |
---|---|
author | Zhu, Min Cui, Tang Qi, Xihan Gao, Qiang |
author_facet | Zhu, Min Cui, Tang Qi, Xihan Gao, Qiang |
author_sort | Zhu, Min |
collection | PubMed |
description | FEATURED APPLICATION: A delay generator can be used for signal synchronization. Generally, there is a relative delay between the external trigger signal and the reference. The delay generator can delay the external trigger signal to greatly reduce the relative delay between the external trigger signal and the reference, so as to achieve the effect of signal synchronization. ABSTRACT: A delay generator is a timing control device that can generate a delay for the input signal according to the actual requirements. A delay generator with a combination of rough delay and precise delay is implemented on a Xilinx Kintex-7 series FPGA with a design scheme based on carry delay chain. The delay generator uses the delay time parameters sent by the upper monitor to work and to reflect the current working state to the upper monitor. In this article, a theoretical model of the delay generator is designed, and a delay compensation scheme is proposed to make the working state of the theoretical model closer to the actual circuit. Through simulation experiments, the time resolution of the delay generator is 54 ps, and the time accuracy is less than 50 ps. The delay scheme adopted in this article is highly scalable, and the time resolution and time accuracy can be further improved. Finally, a theoretical model of the delay generator with relatively high time resolution is implemented through low resource occupancy rate and little workload. |
format | Online Article Text |
id | pubmed-10346596 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2023 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-103465962023-07-15 A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA Zhu, Min Cui, Tang Qi, Xihan Gao, Qiang Sensors (Basel) Article FEATURED APPLICATION: A delay generator can be used for signal synchronization. Generally, there is a relative delay between the external trigger signal and the reference. The delay generator can delay the external trigger signal to greatly reduce the relative delay between the external trigger signal and the reference, so as to achieve the effect of signal synchronization. ABSTRACT: A delay generator is a timing control device that can generate a delay for the input signal according to the actual requirements. A delay generator with a combination of rough delay and precise delay is implemented on a Xilinx Kintex-7 series FPGA with a design scheme based on carry delay chain. The delay generator uses the delay time parameters sent by the upper monitor to work and to reflect the current working state to the upper monitor. In this article, a theoretical model of the delay generator is designed, and a delay compensation scheme is proposed to make the working state of the theoretical model closer to the actual circuit. Through simulation experiments, the time resolution of the delay generator is 54 ps, and the time accuracy is less than 50 ps. The delay scheme adopted in this article is highly scalable, and the time resolution and time accuracy can be further improved. Finally, a theoretical model of the delay generator with relatively high time resolution is implemented through low resource occupancy rate and little workload. MDPI 2023-07-04 /pmc/articles/PMC10346596/ /pubmed/37447991 http://dx.doi.org/10.3390/s23136144 Text en © 2023 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Zhu, Min Cui, Tang Qi, Xihan Gao, Qiang A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title | A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title_full | A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title_fullStr | A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title_full_unstemmed | A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title_short | A Picosecond Delay Generator Optimized by Layout and Routing Based on FPGA |
title_sort | picosecond delay generator optimized by layout and routing based on fpga |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10346596/ https://www.ncbi.nlm.nih.gov/pubmed/37447991 http://dx.doi.org/10.3390/s23136144 |
work_keys_str_mv | AT zhumin apicoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT cuitang apicoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT qixihan apicoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT gaoqiang apicoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT zhumin picoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT cuitang picoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT qixihan picoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga AT gaoqiang picoseconddelaygeneratoroptimizedbylayoutandroutingbasedonfpga |