Cargando…

A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS

This paper presents a single-channel 12-bit, 2 GS/s pipelined analog-to-digital converter (ADC) for wideband sampling receivers. The design adopts a novel source follower input buffer with multiple feedback loops to improve sample linearity and extend bandwidth. Additionally, an improved two stages...

Descripción completa

Detalles Bibliográficos
Autores principales: Wu, Feitong, Guo, Xuan, Jia, Hanbo, Wu, Xiuheng, Li, Zeyu, He, Ben, Wu, Danyu, Liu, Xinyu
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2023
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10385724/
https://www.ncbi.nlm.nih.gov/pubmed/37512602
http://dx.doi.org/10.3390/mi14071291
_version_ 1785081480218673152
author Wu, Feitong
Guo, Xuan
Jia, Hanbo
Wu, Xiuheng
Li, Zeyu
He, Ben
Wu, Danyu
Liu, Xinyu
author_facet Wu, Feitong
Guo, Xuan
Jia, Hanbo
Wu, Xiuheng
Li, Zeyu
He, Ben
Wu, Danyu
Liu, Xinyu
author_sort Wu, Feitong
collection PubMed
description This paper presents a single-channel 12-bit, 2 GS/s pipelined analog-to-digital converter (ADC) for wideband sampling receivers. The design adopts a novel source follower input buffer with multiple feedback loops to improve sample linearity and extend bandwidth. Additionally, an improved two stages charge pump amplifier topology is introduced, which doubles the Gain Bandwidth Product (GBW) without consuming additional power. To address the back-end ADC and background calibration, a multi-level dither strategy is employed, utilizing a new high-speed and low-cost uniform distribution pseudorandom code generator. The prototype ADC fabricated in 40 nm CMOS process achieves 68.24 dB SFDR up to Nyquist frequency with a sampling rate of 2 GS/s. Measurement results demonstrate a bandwidth exceeding 5 GHz, resulting in a Schreier FOMs of 152.4 dB.
format Online
Article
Text
id pubmed-10385724
institution National Center for Biotechnology Information
language English
publishDate 2023
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-103857242023-07-30 A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS Wu, Feitong Guo, Xuan Jia, Hanbo Wu, Xiuheng Li, Zeyu He, Ben Wu, Danyu Liu, Xinyu Micromachines (Basel) Article This paper presents a single-channel 12-bit, 2 GS/s pipelined analog-to-digital converter (ADC) for wideband sampling receivers. The design adopts a novel source follower input buffer with multiple feedback loops to improve sample linearity and extend bandwidth. Additionally, an improved two stages charge pump amplifier topology is introduced, which doubles the Gain Bandwidth Product (GBW) without consuming additional power. To address the back-end ADC and background calibration, a multi-level dither strategy is employed, utilizing a new high-speed and low-cost uniform distribution pseudorandom code generator. The prototype ADC fabricated in 40 nm CMOS process achieves 68.24 dB SFDR up to Nyquist frequency with a sampling rate of 2 GS/s. Measurement results demonstrate a bandwidth exceeding 5 GHz, resulting in a Schreier FOMs of 152.4 dB. MDPI 2023-06-24 /pmc/articles/PMC10385724/ /pubmed/37512602 http://dx.doi.org/10.3390/mi14071291 Text en © 2023 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Wu, Feitong
Guo, Xuan
Jia, Hanbo
Wu, Xiuheng
Li, Zeyu
He, Ben
Wu, Danyu
Liu, Xinyu
A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title_full A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title_fullStr A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title_full_unstemmed A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title_short A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
title_sort 12-bit 2 gs/s single-channel high linearity pipelined adc in 40 nm cmos
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10385724/
https://www.ncbi.nlm.nih.gov/pubmed/37512602
http://dx.doi.org/10.3390/mi14071291
work_keys_str_mv AT wufeitong a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT guoxuan a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT jiahanbo a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT wuxiuheng a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT lizeyu a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT heben a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT wudanyu a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT liuxinyu a12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT wufeitong 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT guoxuan 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT jiahanbo 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT wuxiuheng 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT lizeyu 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT heben 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT wudanyu 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos
AT liuxinyu 12bit2gsssinglechannelhighlinearitypipelinedadcin40nmcmos