Cargando…

Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor

Conventional two-step ADC for CMOS image sensor requires full resolution noise performance in the first stage single slope ADC, leading to high power consumption and large chip area. This paper presents an 11-bit two-step single slope/successive approximation register (SAR) ADC scheme for CMOS image...

Descripción completa

Detalles Bibliográficos
Autores principales: Tang, Fang, Bermak, Amine, Amira, Abbes, Amor Benammar, Mohieddine, He, Debiao, Zhao, Xiaojin
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Hindawi Publishing Corporation 2014
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3920858/
https://www.ncbi.nlm.nih.gov/pubmed/24587760
http://dx.doi.org/10.1155/2014/861278
_version_ 1782303237654708224
author Tang, Fang
Bermak, Amine
Amira, Abbes
Amor Benammar, Mohieddine
He, Debiao
Zhao, Xiaojin
author_facet Tang, Fang
Bermak, Amine
Amira, Abbes
Amor Benammar, Mohieddine
He, Debiao
Zhao, Xiaojin
author_sort Tang, Fang
collection PubMed
description Conventional two-step ADC for CMOS image sensor requires full resolution noise performance in the first stage single slope ADC, leading to high power consumption and large chip area. This paper presents an 11-bit two-step single slope/successive approximation register (SAR) ADC scheme for CMOS image sensor applications. The first stage single slope ADC generates a 3-bit data and 1 redundant bit. The redundant bit is combined with the following 8-bit SAR ADC output code using a proposed error correction algorithm. Instead of requiring full resolution noise performance, the first stage single slope circuit of the proposed ADC can tolerate up to 3.125% quantization noise. With the proposed error correction mechanism, the power consumption and chip area of the single slope ADC are significantly reduced. The prototype ADC is fabricated using 0.18 μm CMOS technology. The chip area of the proposed ADC is 7 μm × 500 μm. The measurement results show that the energy efficiency figure-of-merit (FOM) of the proposed ADC core is only 125 pJ/sample under 1.4 V power supply and the chip area efficiency is 84 k μm(2) ·cycles/sample.
format Online
Article
Text
id pubmed-3920858
institution National Center for Biotechnology Information
language English
publishDate 2014
publisher Hindawi Publishing Corporation
record_format MEDLINE/PubMed
spelling pubmed-39208582014-03-02 Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor Tang, Fang Bermak, Amine Amira, Abbes Amor Benammar, Mohieddine He, Debiao Zhao, Xiaojin ScientificWorldJournal Research Article Conventional two-step ADC for CMOS image sensor requires full resolution noise performance in the first stage single slope ADC, leading to high power consumption and large chip area. This paper presents an 11-bit two-step single slope/successive approximation register (SAR) ADC scheme for CMOS image sensor applications. The first stage single slope ADC generates a 3-bit data and 1 redundant bit. The redundant bit is combined with the following 8-bit SAR ADC output code using a proposed error correction algorithm. Instead of requiring full resolution noise performance, the first stage single slope circuit of the proposed ADC can tolerate up to 3.125% quantization noise. With the proposed error correction mechanism, the power consumption and chip area of the single slope ADC are significantly reduced. The prototype ADC is fabricated using 0.18 μm CMOS technology. The chip area of the proposed ADC is 7 μm × 500 μm. The measurement results show that the energy efficiency figure-of-merit (FOM) of the proposed ADC core is only 125 pJ/sample under 1.4 V power supply and the chip area efficiency is 84 k μm(2) ·cycles/sample. Hindawi Publishing Corporation 2014-01-22 /pmc/articles/PMC3920858/ /pubmed/24587760 http://dx.doi.org/10.1155/2014/861278 Text en Copyright © 2014 Fang Tang et al. https://creativecommons.org/licenses/by/3.0/ This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.
spellingShingle Research Article
Tang, Fang
Bermak, Amine
Amira, Abbes
Amor Benammar, Mohieddine
He, Debiao
Zhao, Xiaojin
Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title_full Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title_fullStr Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title_full_unstemmed Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title_short Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
title_sort two-step single slope/sar adc with error correction for cmos image sensor
topic Research Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3920858/
https://www.ncbi.nlm.nih.gov/pubmed/24587760
http://dx.doi.org/10.1155/2014/861278
work_keys_str_mv AT tangfang twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor
AT bermakamine twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor
AT amiraabbes twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor
AT amorbenammarmohieddine twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor
AT hedebiao twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor
AT zhaoxiaojin twostepsingleslopesaradcwitherrorcorrectionforcmosimagesensor