Cargando…
A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product
The paper introduces novel architectures for implementation of fully static master-slave flip-flops for low power, high performance, and high density. Based on the proposed structure, traditional C(2)MOS latch (tristate inverter/clocked inverter) based flip-flop is implemented with fewer transistors...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Hindawi Publishing Corporation
2014
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3958701/ https://www.ncbi.nlm.nih.gov/pubmed/24723808 http://dx.doi.org/10.1155/2014/453675 |
_version_ | 1782307923208175616 |
---|---|
author | Singh, Kunwar Tiwari, Satish Chandra Gupta, Maneesha |
author_facet | Singh, Kunwar Tiwari, Satish Chandra Gupta, Maneesha |
author_sort | Singh, Kunwar |
collection | PubMed |
description | The paper introduces novel architectures for implementation of fully static master-slave flip-flops for low power, high performance, and high density. Based on the proposed structure, traditional C(2)MOS latch (tristate inverter/clocked inverter) based flip-flop is implemented with fewer transistors. The modified C(2)MOS based flip-flop designs mC(2)MOSff1 and mC(2)MOSff2 are realized using only sixteen transistors each while the number of clocked transistors is also reduced in case of mC(2)MOSff1. Postlayout simulations indicate that mC(2)MOSff1 flip-flop shows 12.4% improvement in PDAP (power-delay-area product) when compared with transmission gate flip-flop (TGFF) at 16X capacitive load which is considered to be the best design alternative among the conventional master-slave flip-flops. To validate the correct behaviour of the proposed design, an eight bit asynchronous counter is designed to layout level. LVS and parasitic extraction were carried out on Calibre, whereas layouts were implemented using IC station (Mentor Graphics). HSPICE simulations were used to characterize the transient response of the flip-flop designs in a 180 nm/1.8 V CMOS technology. Simulations were also performed at 130 nm, 90 nm, and 65 nm to reveal the scalability of both the designs at modern process nodes. |
format | Online Article Text |
id | pubmed-3958701 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2014 |
publisher | Hindawi Publishing Corporation |
record_format | MEDLINE/PubMed |
spelling | pubmed-39587012014-04-10 A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product Singh, Kunwar Tiwari, Satish Chandra Gupta, Maneesha ScientificWorldJournal Research Article The paper introduces novel architectures for implementation of fully static master-slave flip-flops for low power, high performance, and high density. Based on the proposed structure, traditional C(2)MOS latch (tristate inverter/clocked inverter) based flip-flop is implemented with fewer transistors. The modified C(2)MOS based flip-flop designs mC(2)MOSff1 and mC(2)MOSff2 are realized using only sixteen transistors each while the number of clocked transistors is also reduced in case of mC(2)MOSff1. Postlayout simulations indicate that mC(2)MOSff1 flip-flop shows 12.4% improvement in PDAP (power-delay-area product) when compared with transmission gate flip-flop (TGFF) at 16X capacitive load which is considered to be the best design alternative among the conventional master-slave flip-flops. To validate the correct behaviour of the proposed design, an eight bit asynchronous counter is designed to layout level. LVS and parasitic extraction were carried out on Calibre, whereas layouts were implemented using IC station (Mentor Graphics). HSPICE simulations were used to characterize the transient response of the flip-flop designs in a 180 nm/1.8 V CMOS technology. Simulations were also performed at 130 nm, 90 nm, and 65 nm to reveal the scalability of both the designs at modern process nodes. Hindawi Publishing Corporation 2014-02-27 /pmc/articles/PMC3958701/ /pubmed/24723808 http://dx.doi.org/10.1155/2014/453675 Text en Copyright © 2014 Kunwar Singh et al. https://creativecommons.org/licenses/by/3.0/ This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited. |
spellingShingle | Research Article Singh, Kunwar Tiwari, Satish Chandra Gupta, Maneesha A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title | A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title_full | A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title_fullStr | A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title_full_unstemmed | A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title_short | A Modified Implementation of Tristate Inverter Based Static Master-Slave Flip-Flop with Improved Power-Delay-Area Product |
title_sort | modified implementation of tristate inverter based static master-slave flip-flop with improved power-delay-area product |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3958701/ https://www.ncbi.nlm.nih.gov/pubmed/24723808 http://dx.doi.org/10.1155/2014/453675 |
work_keys_str_mv | AT singhkunwar amodifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct AT tiwarisatishchandra amodifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct AT guptamaneesha amodifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct AT singhkunwar modifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct AT tiwarisatishchandra modifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct AT guptamaneesha modifiedimplementationoftristateinverterbasedstaticmasterslaveflipflopwithimprovedpowerdelayareaproduct |