Cargando…
A High-Speed and Low-Offset Dynamic Latch Comparator
Circuit intricacy, speed, low-offset voltage, and resolution are essential factors for high-speed applications like analog-to-digital converters (ADCs). The comparator circuit with preamplifier increases the power dissipation, as it requires higher amount of currents than the latch circuitry. In thi...
Autores principales: | , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Hindawi Publishing Corporation
2014
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4119709/ https://www.ncbi.nlm.nih.gov/pubmed/25114959 http://dx.doi.org/10.1155/2014/258068 |
_version_ | 1782329001043296256 |
---|---|
author | Rahman, Labonnah Farzana Reaz, Mamun Bin Ibne Yin, Chia Chieu Marufuzzaman, Mohammad Rahman, Mohammad Anisur |
author_facet | Rahman, Labonnah Farzana Reaz, Mamun Bin Ibne Yin, Chia Chieu Marufuzzaman, Mohammad Rahman, Mohammad Anisur |
author_sort | Rahman, Labonnah Farzana |
collection | PubMed |
description | Circuit intricacy, speed, low-offset voltage, and resolution are essential factors for high-speed applications like analog-to-digital converters (ADCs). The comparator circuit with preamplifier increases the power dissipation, as it requires higher amount of currents than the latch circuitry. In this research, a novel topology of dynamic latch comparator is illustrated, which is able to provide high speed, low offset, and high resolution. Moreover, the circuit is able to reduce the power dissipation as the topology is based on latch circuitry. The cross-coupled circuit mechanism with the regenerative latch is employed for enhancing the dynamic latch comparator performance. In addition, input-tracking phase is used to reduce the offset voltage. The Monte-Carlo simulation results for the designed comparator in 0.18 μm CMOS process show that the equivalent input-referred offset voltage is 720 μV with 3.44 mV standard deviation. The simulated result shows that the designed comparator has 8-bit resolution and dissipates 158.5 μW of power under 1.8 V supply while operating with a clock frequency of 50 MHz. In addition, the proposed dynamic latch comparator has a layout size of 148.80 μm × 59.70 μm. |
format | Online Article Text |
id | pubmed-4119709 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2014 |
publisher | Hindawi Publishing Corporation |
record_format | MEDLINE/PubMed |
spelling | pubmed-41197092014-08-11 A High-Speed and Low-Offset Dynamic Latch Comparator Rahman, Labonnah Farzana Reaz, Mamun Bin Ibne Yin, Chia Chieu Marufuzzaman, Mohammad Rahman, Mohammad Anisur ScientificWorldJournal Research Article Circuit intricacy, speed, low-offset voltage, and resolution are essential factors for high-speed applications like analog-to-digital converters (ADCs). The comparator circuit with preamplifier increases the power dissipation, as it requires higher amount of currents than the latch circuitry. In this research, a novel topology of dynamic latch comparator is illustrated, which is able to provide high speed, low offset, and high resolution. Moreover, the circuit is able to reduce the power dissipation as the topology is based on latch circuitry. The cross-coupled circuit mechanism with the regenerative latch is employed for enhancing the dynamic latch comparator performance. In addition, input-tracking phase is used to reduce the offset voltage. The Monte-Carlo simulation results for the designed comparator in 0.18 μm CMOS process show that the equivalent input-referred offset voltage is 720 μV with 3.44 mV standard deviation. The simulated result shows that the designed comparator has 8-bit resolution and dissipates 158.5 μW of power under 1.8 V supply while operating with a clock frequency of 50 MHz. In addition, the proposed dynamic latch comparator has a layout size of 148.80 μm × 59.70 μm. Hindawi Publishing Corporation 2014 2014-07-09 /pmc/articles/PMC4119709/ /pubmed/25114959 http://dx.doi.org/10.1155/2014/258068 Text en Copyright © 2014 Labonnah Farzana Rahman et al. https://creativecommons.org/licenses/by/3.0/ This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited. |
spellingShingle | Research Article Rahman, Labonnah Farzana Reaz, Mamun Bin Ibne Yin, Chia Chieu Marufuzzaman, Mohammad Rahman, Mohammad Anisur A High-Speed and Low-Offset Dynamic Latch Comparator |
title | A High-Speed and Low-Offset Dynamic Latch Comparator |
title_full | A High-Speed and Low-Offset Dynamic Latch Comparator |
title_fullStr | A High-Speed and Low-Offset Dynamic Latch Comparator |
title_full_unstemmed | A High-Speed and Low-Offset Dynamic Latch Comparator |
title_short | A High-Speed and Low-Offset Dynamic Latch Comparator |
title_sort | high-speed and low-offset dynamic latch comparator |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4119709/ https://www.ncbi.nlm.nih.gov/pubmed/25114959 http://dx.doi.org/10.1155/2014/258068 |
work_keys_str_mv | AT rahmanlabonnahfarzana ahighspeedandlowoffsetdynamiclatchcomparator AT reazmamunbinibne ahighspeedandlowoffsetdynamiclatchcomparator AT yinchiachieu ahighspeedandlowoffsetdynamiclatchcomparator AT marufuzzamanmohammad ahighspeedandlowoffsetdynamiclatchcomparator AT rahmanmohammadanisur ahighspeedandlowoffsetdynamiclatchcomparator AT rahmanlabonnahfarzana highspeedandlowoffsetdynamiclatchcomparator AT reazmamunbinibne highspeedandlowoffsetdynamiclatchcomparator AT yinchiachieu highspeedandlowoffsetdynamiclatchcomparator AT marufuzzamanmohammad highspeedandlowoffsetdynamiclatchcomparator AT rahmanmohammadanisur highspeedandlowoffsetdynamiclatchcomparator |