Cargando…
A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors
A 12-bit high-speed column-parallel two-step single-slope (SS) analog-to-digital converter (ADC) for CMOS image sensors is proposed. The proposed ADC employs a single ramp voltage and multiple reference voltages, and the conversion is divided into coarse phase and fine phase to improve the conversio...
Autores principales: | , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2014
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4279552/ https://www.ncbi.nlm.nih.gov/pubmed/25407903 http://dx.doi.org/10.3390/s141121603 |
_version_ | 1782350714095271936 |
---|---|
author | Lyu, Tao Yao, Suying Nie, Kaiming Xu, Jiangtao |
author_facet | Lyu, Tao Yao, Suying Nie, Kaiming Xu, Jiangtao |
author_sort | Lyu, Tao |
collection | PubMed |
description | A 12-bit high-speed column-parallel two-step single-slope (SS) analog-to-digital converter (ADC) for CMOS image sensors is proposed. The proposed ADC employs a single ramp voltage and multiple reference voltages, and the conversion is divided into coarse phase and fine phase to improve the conversion rate. An error calibration scheme is proposed to correct errors caused by offsets among the reference voltages. The digital-to-analog converter (DAC) used for the ramp generator is based on the split-capacitor array with an attenuation capacitor. Analysis of the DAC's linearity performance versus capacitor mismatch and parasitic capacitance is presented. A prototype 1024 × 32 Time Delay Integration (TDI) CMOS image sensor with the proposed ADC architecture has been fabricated in a standard 0.18 μm CMOS process. The proposed ADC has average power consumption of 128 μW and a conventional rate 6 times higher than the conventional SS ADC. A high-quality image, captured at the line rate of 15.5 k lines/s, shows that the proposed ADC is suitable for high-speed CMOS image sensors. |
format | Online Article Text |
id | pubmed-4279552 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2014 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-42795522015-01-15 A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors Lyu, Tao Yao, Suying Nie, Kaiming Xu, Jiangtao Sensors (Basel) Article A 12-bit high-speed column-parallel two-step single-slope (SS) analog-to-digital converter (ADC) for CMOS image sensors is proposed. The proposed ADC employs a single ramp voltage and multiple reference voltages, and the conversion is divided into coarse phase and fine phase to improve the conversion rate. An error calibration scheme is proposed to correct errors caused by offsets among the reference voltages. The digital-to-analog converter (DAC) used for the ramp generator is based on the split-capacitor array with an attenuation capacitor. Analysis of the DAC's linearity performance versus capacitor mismatch and parasitic capacitance is presented. A prototype 1024 × 32 Time Delay Integration (TDI) CMOS image sensor with the proposed ADC architecture has been fabricated in a standard 0.18 μm CMOS process. The proposed ADC has average power consumption of 128 μW and a conventional rate 6 times higher than the conventional SS ADC. A high-quality image, captured at the line rate of 15.5 k lines/s, shows that the proposed ADC is suitable for high-speed CMOS image sensors. MDPI 2014-11-17 /pmc/articles/PMC4279552/ /pubmed/25407903 http://dx.doi.org/10.3390/s141121603 Text en © 2014 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution license (http://creativecommons.org/licenses/by/3.0/). |
spellingShingle | Article Lyu, Tao Yao, Suying Nie, Kaiming Xu, Jiangtao A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title | A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title_full | A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title_fullStr | A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title_full_unstemmed | A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title_short | A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors |
title_sort | 12-bit high-speed column-parallel two-step single-slope analog-to-digital converter (adc) for cmos image sensors |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4279552/ https://www.ncbi.nlm.nih.gov/pubmed/25407903 http://dx.doi.org/10.3390/s141121603 |
work_keys_str_mv | AT lyutao a12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT yaosuying a12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT niekaiming a12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT xujiangtao a12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT lyutao 12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT yaosuying 12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT niekaiming 12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors AT xujiangtao 12bithighspeedcolumnparalleltwostepsingleslopeanalogtodigitalconverteradcforcmosimagesensors |