Cargando…
Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model
Dynamic power estimation is essential in designing VLSI circuits where many parameters are involved but the only circuit parameter that is related to the circuit operation is the nodes’ toggle rate. This paper discusses a deterministic and fast method to estimate the dynamic power consumption for CM...
Autores principales: | , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Elsevier
2016
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4703485/ https://www.ncbi.nlm.nih.gov/pubmed/26843974 http://dx.doi.org/10.1016/j.jare.2015.02.006 |
_version_ | 1782408744972320768 |
---|---|
author | Fadl, Omnia S. Abu-Elyazeed, Mohamed F. Abdelhalim, Mohamed B. Amer, Hassanein H. Madian, Ahmed H. |
author_facet | Fadl, Omnia S. Abu-Elyazeed, Mohamed F. Abdelhalim, Mohamed B. Amer, Hassanein H. Madian, Ahmed H. |
author_sort | Fadl, Omnia S. |
collection | PubMed |
description | Dynamic power estimation is essential in designing VLSI circuits where many parameters are involved but the only circuit parameter that is related to the circuit operation is the nodes’ toggle rate. This paper discusses a deterministic and fast method to estimate the dynamic power consumption for CMOS combinational logic circuits using gate-level descriptions based on the Logic Pictures concept to obtain the circuit nodes’ toggle rate. The delay model for the logic gates is the real-delay model. To validate the results, the method is applied to several circuits and compared against exhaustive, as well as Monte Carlo, simulations. The proposed technique was shown to save up to 96% processing time compared to exhaustive simulation. |
format | Online Article Text |
id | pubmed-4703485 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2016 |
publisher | Elsevier |
record_format | MEDLINE/PubMed |
spelling | pubmed-47034852016-02-03 Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model Fadl, Omnia S. Abu-Elyazeed, Mohamed F. Abdelhalim, Mohamed B. Amer, Hassanein H. Madian, Ahmed H. J Adv Res Original Article Dynamic power estimation is essential in designing VLSI circuits where many parameters are involved but the only circuit parameter that is related to the circuit operation is the nodes’ toggle rate. This paper discusses a deterministic and fast method to estimate the dynamic power consumption for CMOS combinational logic circuits using gate-level descriptions based on the Logic Pictures concept to obtain the circuit nodes’ toggle rate. The delay model for the logic gates is the real-delay model. To validate the results, the method is applied to several circuits and compared against exhaustive, as well as Monte Carlo, simulations. The proposed technique was shown to save up to 96% processing time compared to exhaustive simulation. Elsevier 2016-01 2015-03-02 /pmc/articles/PMC4703485/ /pubmed/26843974 http://dx.doi.org/10.1016/j.jare.2015.02.006 Text en © 2015 Production and hosting by Elsevier B.V. on behalf of Cairo University. http://creativecommons.org/licenses/by-nc-nd/4.0/ This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/). |
spellingShingle | Original Article Fadl, Omnia S. Abu-Elyazeed, Mohamed F. Abdelhalim, Mohamed B. Amer, Hassanein H. Madian, Ahmed H. Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title | Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title_full | Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title_fullStr | Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title_full_unstemmed | Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title_short | Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model |
title_sort | accurate dynamic power estimation for cmos combinational logic circuits with real gate delay model |
topic | Original Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4703485/ https://www.ncbi.nlm.nih.gov/pubmed/26843974 http://dx.doi.org/10.1016/j.jare.2015.02.006 |
work_keys_str_mv | AT fadlomnias accuratedynamicpowerestimationforcmoscombinationallogiccircuitswithrealgatedelaymodel AT abuelyazeedmohamedf accuratedynamicpowerestimationforcmoscombinationallogiccircuitswithrealgatedelaymodel AT abdelhalimmohamedb accuratedynamicpowerestimationforcmoscombinationallogiccircuitswithrealgatedelaymodel AT amerhassaneinh accuratedynamicpowerestimationforcmoscombinationallogiccircuitswithrealgatedelaymodel AT madianahmedh accuratedynamicpowerestimationforcmoscombinationallogiccircuitswithrealgatedelaymodel |