Cargando…

A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs

This paper presents a fast multiple sampling method for low-noise CMOS image sensor (CIS) applications with column-parallel successive approximation register analog-to-digital converters (SAR ADCs). The 12-bit SAR ADC using the proposed multiple sampling method decreases the A/D conversion time by r...

Descripción completa

Detalles Bibliográficos
Autores principales: Kim, Min-Kyu, Hong, Seong-Kwan, Kwon, Oh-Kyong
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2015
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4732060/
https://www.ncbi.nlm.nih.gov/pubmed/26712765
http://dx.doi.org/10.3390/s16010027
_version_ 1782412644312940544
author Kim, Min-Kyu
Hong, Seong-Kwan
Kwon, Oh-Kyong
author_facet Kim, Min-Kyu
Hong, Seong-Kwan
Kwon, Oh-Kyong
author_sort Kim, Min-Kyu
collection PubMed
description This paper presents a fast multiple sampling method for low-noise CMOS image sensor (CIS) applications with column-parallel successive approximation register analog-to-digital converters (SAR ADCs). The 12-bit SAR ADC using the proposed multiple sampling method decreases the A/D conversion time by repeatedly converting a pixel output to 4-bit after the first 12-bit A/D conversion, reducing noise of the CIS by one over the square root of the number of samplings. The area of the 12-bit SAR ADC is reduced by using a 10-bit capacitor digital-to-analog converter (DAC) with four scaled reference voltages. In addition, a simple up/down counter-based digital processing logic is proposed to perform complex calculations for multiple sampling and digital correlated double sampling. To verify the proposed multiple sampling method, a 256 × 128 pixel array CIS with 12-bit SAR ADCs was fabricated using 0.18 μm CMOS process. The measurement results shows that the proposed multiple sampling method reduces each A/D conversion time from 1.2 μs to 0.45 μs and random noise from 848.3 μV to 270.4 μV, achieving a dynamic range of 68.1 dB and an SNR of 39.2 dB.
format Online
Article
Text
id pubmed-4732060
institution National Center for Biotechnology Information
language English
publishDate 2015
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-47320602016-02-12 A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs Kim, Min-Kyu Hong, Seong-Kwan Kwon, Oh-Kyong Sensors (Basel) Article This paper presents a fast multiple sampling method for low-noise CMOS image sensor (CIS) applications with column-parallel successive approximation register analog-to-digital converters (SAR ADCs). The 12-bit SAR ADC using the proposed multiple sampling method decreases the A/D conversion time by repeatedly converting a pixel output to 4-bit after the first 12-bit A/D conversion, reducing noise of the CIS by one over the square root of the number of samplings. The area of the 12-bit SAR ADC is reduced by using a 10-bit capacitor digital-to-analog converter (DAC) with four scaled reference voltages. In addition, a simple up/down counter-based digital processing logic is proposed to perform complex calculations for multiple sampling and digital correlated double sampling. To verify the proposed multiple sampling method, a 256 × 128 pixel array CIS with 12-bit SAR ADCs was fabricated using 0.18 μm CMOS process. The measurement results shows that the proposed multiple sampling method reduces each A/D conversion time from 1.2 μs to 0.45 μs and random noise from 848.3 μV to 270.4 μV, achieving a dynamic range of 68.1 dB and an SNR of 39.2 dB. MDPI 2015-12-26 /pmc/articles/PMC4732060/ /pubmed/26712765 http://dx.doi.org/10.3390/s16010027 Text en © 2015 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons by Attribution (CC-BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Kim, Min-Kyu
Hong, Seong-Kwan
Kwon, Oh-Kyong
A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title_full A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title_fullStr A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title_full_unstemmed A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title_short A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
title_sort fast multiple sampling method for low-noise cmos image sensors with column-parallel 12-bit sar adcs
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4732060/
https://www.ncbi.nlm.nih.gov/pubmed/26712765
http://dx.doi.org/10.3390/s16010027
work_keys_str_mv AT kimminkyu afastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs
AT hongseongkwan afastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs
AT kwonohkyong afastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs
AT kimminkyu fastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs
AT hongseongkwan fastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs
AT kwonohkyong fastmultiplesamplingmethodforlownoisecmosimagesensorswithcolumnparallel12bitsaradcs