Cargando…

Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range

The nanoscale chip-integrated all-optical logic parity checker is an essential core component for optical computing systems and ultrahigh-speed ultrawide-band information processing chips. Unfortunately, little experimental progress has been made in development of these devices to date because of ma...

Descripción completa

Detalles Bibliográficos
Autores principales: Wang, Feifan, Gong, Zibo, Hu, Xiaoyong, Yang, Xiaoyu, Yang, Hong, Gong, Qihuang
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group 2016
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4829911/
https://www.ncbi.nlm.nih.gov/pubmed/27073154
http://dx.doi.org/10.1038/srep24433
_version_ 1782426822716162048
author Wang, Feifan
Gong, Zibo
Hu, Xiaoyong
Yang, Xiaoyu
Yang, Hong
Gong, Qihuang
author_facet Wang, Feifan
Gong, Zibo
Hu, Xiaoyong
Yang, Xiaoyu
Yang, Hong
Gong, Qihuang
author_sort Wang, Feifan
collection PubMed
description The nanoscale chip-integrated all-optical logic parity checker is an essential core component for optical computing systems and ultrahigh-speed ultrawide-band information processing chips. Unfortunately, little experimental progress has been made in development of these devices to date because of material bottleneck limitations and a lack of effective realization mechanisms. Here, we report a simple and efficient strategy for direct realization of nanoscale chip-integrated all-optical logic parity checkers in integrated plasmonic circuits in the optical communication range. The proposed parity checker consists of two-level cascaded exclusive-OR (XOR) logic gates that are realized based on the linear interference of surface plasmon polaritons propagating in the plasmonic waveguides. The parity of the number of logic 1s in the incident four-bit logic signals is determined, and the output signal is given the logic state 0 for even parity (and 1 for odd parity). Compared with previous reports, the overall device feature size is reduced by more than two orders of magnitude, while ultralow energy consumption is maintained. This work raises the possibility of realization of large-scale integrated information processing chips based on integrated plasmonic circuits, and also provides a way to overcome the intrinsic limitations of serious surface plasmon polariton losses for on-chip integration applications.
format Online
Article
Text
id pubmed-4829911
institution National Center for Biotechnology Information
language English
publishDate 2016
publisher Nature Publishing Group
record_format MEDLINE/PubMed
spelling pubmed-48299112016-04-19 Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range Wang, Feifan Gong, Zibo Hu, Xiaoyong Yang, Xiaoyu Yang, Hong Gong, Qihuang Sci Rep Article The nanoscale chip-integrated all-optical logic parity checker is an essential core component for optical computing systems and ultrahigh-speed ultrawide-band information processing chips. Unfortunately, little experimental progress has been made in development of these devices to date because of material bottleneck limitations and a lack of effective realization mechanisms. Here, we report a simple and efficient strategy for direct realization of nanoscale chip-integrated all-optical logic parity checkers in integrated plasmonic circuits in the optical communication range. The proposed parity checker consists of two-level cascaded exclusive-OR (XOR) logic gates that are realized based on the linear interference of surface plasmon polaritons propagating in the plasmonic waveguides. The parity of the number of logic 1s in the incident four-bit logic signals is determined, and the output signal is given the logic state 0 for even parity (and 1 for odd parity). Compared with previous reports, the overall device feature size is reduced by more than two orders of magnitude, while ultralow energy consumption is maintained. This work raises the possibility of realization of large-scale integrated information processing chips based on integrated plasmonic circuits, and also provides a way to overcome the intrinsic limitations of serious surface plasmon polariton losses for on-chip integration applications. Nature Publishing Group 2016-04-13 /pmc/articles/PMC4829911/ /pubmed/27073154 http://dx.doi.org/10.1038/srep24433 Text en Copyright © 2016, Macmillan Publishers Limited http://creativecommons.org/licenses/by/4.0/ This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/
spellingShingle Article
Wang, Feifan
Gong, Zibo
Hu, Xiaoyong
Yang, Xiaoyu
Yang, Hong
Gong, Qihuang
Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title_full Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title_fullStr Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title_full_unstemmed Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title_short Nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
title_sort nanoscale on-chip all-optical logic parity checker in integrated plasmonic circuits in optical communication range
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4829911/
https://www.ncbi.nlm.nih.gov/pubmed/27073154
http://dx.doi.org/10.1038/srep24433
work_keys_str_mv AT wangfeifan nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange
AT gongzibo nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange
AT huxiaoyong nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange
AT yangxiaoyu nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange
AT yanghong nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange
AT gongqihuang nanoscaleonchipallopticallogicparitycheckerinintegratedplasmoniccircuitsinopticalcommunicationrange