Cargando…

Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays

A monolithically integrated optoelectronic receiver with a low-capacitance on-chip pin photodiode is presented. The receiver is fabricated in a 0.35 μm opto-CMOS process fed at 3.3 V and due to the highly effective integrated pin photodiode it operates at μW. A regenerative latch acting as a sense a...

Descripción completa

Detalles Bibliográficos
Autores principales: Sánchez-Azqueta, Carlos, Goll, Bernhard, Celma, Santiago, Zimmermann, Horst
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2016
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4934187/
https://www.ncbi.nlm.nih.gov/pubmed/27231915
http://dx.doi.org/10.3390/s16060761
_version_ 1782441290530553856
author Sánchez-Azqueta, Carlos
Goll, Bernhard
Celma, Santiago
Zimmermann, Horst
author_facet Sánchez-Azqueta, Carlos
Goll, Bernhard
Celma, Santiago
Zimmermann, Horst
author_sort Sánchez-Azqueta, Carlos
collection PubMed
description A monolithically integrated optoelectronic receiver with a low-capacitance on-chip pin photodiode is presented. The receiver is fabricated in a 0.35 μm opto-CMOS process fed at 3.3 V and due to the highly effective integrated pin photodiode it operates at μW. A regenerative latch acting as a sense amplifier leads in addition to a low electrical power consumption. At 400 Mbit/s, sensitivities of −26.0 dBm and −25.5 dBm are achieved, respectively, for λ = 635 nm and λ = 675 nm (BER = 10(−9) ) with an energy efficiency of 2 pJ/bit.
format Online
Article
Text
id pubmed-4934187
institution National Center for Biotechnology Information
language English
publishDate 2016
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-49341872016-07-06 Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays Sánchez-Azqueta, Carlos Goll, Bernhard Celma, Santiago Zimmermann, Horst Sensors (Basel) Article A monolithically integrated optoelectronic receiver with a low-capacitance on-chip pin photodiode is presented. The receiver is fabricated in a 0.35 μm opto-CMOS process fed at 3.3 V and due to the highly effective integrated pin photodiode it operates at μW. A regenerative latch acting as a sense amplifier leads in addition to a low electrical power consumption. At 400 Mbit/s, sensitivities of −26.0 dBm and −25.5 dBm are achieved, respectively, for λ = 635 nm and λ = 675 nm (BER = 10(−9) ) with an energy efficiency of 2 pJ/bit. MDPI 2016-05-25 /pmc/articles/PMC4934187/ /pubmed/27231915 http://dx.doi.org/10.3390/s16060761 Text en © 2016 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC-BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Sánchez-Azqueta, Carlos
Goll, Bernhard
Celma, Santiago
Zimmermann, Horst
Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title_full Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title_fullStr Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title_full_unstemmed Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title_short Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays
title_sort synchronous oeic integrating receiver for optically reconfigurable gate arrays
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4934187/
https://www.ncbi.nlm.nih.gov/pubmed/27231915
http://dx.doi.org/10.3390/s16060761
work_keys_str_mv AT sanchezazquetacarlos synchronousoeicintegratingreceiverforopticallyreconfigurablegatearrays
AT gollbernhard synchronousoeicintegratingreceiverforopticallyreconfigurablegatearrays
AT celmasantiago synchronousoeicintegratingreceiverforopticallyreconfigurablegatearrays
AT zimmermannhorst synchronousoeicintegratingreceiverforopticallyreconfigurablegatearrays