Cargando…

Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II

BACKGROUND: D Flip-Flop as a digital circuit can be used as a timing element in many sophisticated circuits. Therefore the optimum performance with the lowest power consumption and acceptable delay time will be critical issue in electronics circuits. FINDINGS: The newly proposed Dual-Edge Triggered...

Descripción completa

Detalles Bibliográficos
Autores principales: Keivanian, Farshid, Mehrshad, Nasser, Bijari, Abolfazl
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Springer International Publishing 2016
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4993748/
https://www.ncbi.nlm.nih.gov/pubmed/27610310
http://dx.doi.org/10.1186/s40064-016-2987-6
_version_ 1782449183674859520
author Keivanian, Farshid
Mehrshad, Nasser
Bijari, Abolfazl
author_facet Keivanian, Farshid
Mehrshad, Nasser
Bijari, Abolfazl
author_sort Keivanian, Farshid
collection PubMed
description BACKGROUND: D Flip-Flop as a digital circuit can be used as a timing element in many sophisticated circuits. Therefore the optimum performance with the lowest power consumption and acceptable delay time will be critical issue in electronics circuits. FINDINGS: The newly proposed Dual-Edge Triggered Static D Flip-Flop circuit layout is defined as a multi-objective optimization problem. For this, an optimum fuzzy inference system with fuzzy rules is proposed to enhance the performance and convergence of non-dominated sorting Genetic Algorithm-II by adaptive control of the exploration and exploitation parameters. By using proposed Fuzzy NSGA-II algorithm, the more optimum values for MOSFET channel widths and power supply are discovered in search space than ordinary NSGA types. What is more, the design parameters involving NMOS and PMOS channel widths and power supply voltage and the performance parameters including average power consumption and propagation delay time are linked. To do this, the required mathematical backgrounds are presented in this study. CONCLUSION: The optimum values for the design parameters of MOSFETs channel widths and power supply are discovered. Based on them the power delay product quantity (PDP) is 6.32 PJ at 125 MHz Clock Frequency, L = 0.18 µm, and T = 27 °C.
format Online
Article
Text
id pubmed-4993748
institution National Center for Biotechnology Information
language English
publishDate 2016
publisher Springer International Publishing
record_format MEDLINE/PubMed
spelling pubmed-49937482016-09-08 Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II Keivanian, Farshid Mehrshad, Nasser Bijari, Abolfazl Springerplus Technical Note BACKGROUND: D Flip-Flop as a digital circuit can be used as a timing element in many sophisticated circuits. Therefore the optimum performance with the lowest power consumption and acceptable delay time will be critical issue in electronics circuits. FINDINGS: The newly proposed Dual-Edge Triggered Static D Flip-Flop circuit layout is defined as a multi-objective optimization problem. For this, an optimum fuzzy inference system with fuzzy rules is proposed to enhance the performance and convergence of non-dominated sorting Genetic Algorithm-II by adaptive control of the exploration and exploitation parameters. By using proposed Fuzzy NSGA-II algorithm, the more optimum values for MOSFET channel widths and power supply are discovered in search space than ordinary NSGA types. What is more, the design parameters involving NMOS and PMOS channel widths and power supply voltage and the performance parameters including average power consumption and propagation delay time are linked. To do this, the required mathematical backgrounds are presented in this study. CONCLUSION: The optimum values for the design parameters of MOSFETs channel widths and power supply are discovered. Based on them the power delay product quantity (PDP) is 6.32 PJ at 125 MHz Clock Frequency, L = 0.18 µm, and T = 27 °C. Springer International Publishing 2016-08-22 /pmc/articles/PMC4993748/ /pubmed/27610310 http://dx.doi.org/10.1186/s40064-016-2987-6 Text en © The Author(s) 2016 Open AccessThis article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made.
spellingShingle Technical Note
Keivanian, Farshid
Mehrshad, Nasser
Bijari, Abolfazl
Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title_full Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title_fullStr Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title_full_unstemmed Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title_short Multi-objective optimization of MOSFETs channel widths and supply voltage in the proposed dual edge-triggered static D flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-II
title_sort multi-objective optimization of mosfets channel widths and supply voltage in the proposed dual edge-triggered static d flip-flop with minimum average power and delay by using fuzzy non-dominated sorting genetic algorithm-ii
topic Technical Note
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4993748/
https://www.ncbi.nlm.nih.gov/pubmed/27610310
http://dx.doi.org/10.1186/s40064-016-2987-6
work_keys_str_mv AT keivanianfarshid multiobjectiveoptimizationofmosfetschannelwidthsandsupplyvoltageintheproposeddualedgetriggeredstaticdflipflopwithminimumaveragepoweranddelaybyusingfuzzynondominatedsortinggeneticalgorithmii
AT mehrshadnasser multiobjectiveoptimizationofmosfetschannelwidthsandsupplyvoltageintheproposeddualedgetriggeredstaticdflipflopwithminimumaveragepoweranddelaybyusingfuzzynondominatedsortinggeneticalgorithmii
AT bijariabolfazl multiobjectiveoptimizationofmosfetschannelwidthsandsupplyvoltageintheproposeddualedgetriggeredstaticdflipflopwithminimumaveragepoweranddelaybyusingfuzzynondominatedsortinggeneticalgorithmii