Cargando…

Demonstration of Complementary Ternary Graphene Field-Effect Transistors

Strong demand for power reduction in state-of-the-art semiconductor devices calls for novel devices and architectures. Since ternary logic architecture can perform the same function as binary logic architecture with a much lower device density and higher information density, a switch device suitable...

Descripción completa

Detalles Bibliográficos
Autores principales: Kim, Yun Ji, Kim, So-Young, Noh, Jinwoo, Shim, Chang Hoo, Jung, Ukjin, Lee, Sang Kyung, Chang, Kyoung Eun, Cho, Chunhum, Lee, Byoung Hun
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group 2016
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5172371/
https://www.ncbi.nlm.nih.gov/pubmed/27991594
http://dx.doi.org/10.1038/srep39353
Descripción
Sumario:Strong demand for power reduction in state-of-the-art semiconductor devices calls for novel devices and architectures. Since ternary logic architecture can perform the same function as binary logic architecture with a much lower device density and higher information density, a switch device suitable for the ternary logic has been pursued for several decades. However, a single device that satisfies all the requirements for ternary logic architecture has not been demonstrated. We demonstrated a ternary graphene field-effect transistor (TGFET), showing three discrete current states in one device. The ternary function was achieved by introducing a metal strip to the middle of graphene channel, which created an N-P-N or P-N-P doping pattern depending on the work function of the metal. In addition, a standard ternary inverter working at room temperature has been achieved by modulating the work function of the metal in a graphene channel. The feasibility of a ternary inverter indicates that a general ternary logic architecture can be realized using complementary TGFETs. This breakthrough will provide a key stepping-stone for an extreme-low-power computing technology.