Cargando…

A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor

The CMOS Monolithic Active Pixel Sensor (MAPS) for the International Linear Collider (ILC) vertex detector (VXD) expresses stringent requirements on their analog readout electronics, specifically on the analog-to-digital converter (ADC). This paper concerns designing and optimizing a new architectur...

Descripción completa

Detalles Bibliográficos
Autores principales: Chakir, Mostafa, Akhamal, Hicham, Qjidaa, Hassan
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Hindawi Publishing Corporation 2017
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5294760/
https://www.ncbi.nlm.nih.gov/pubmed/28243628
http://dx.doi.org/10.1155/2017/8418042
_version_ 1782505298979717120
author Chakir, Mostafa
Akhamal, Hicham
Qjidaa, Hassan
author_facet Chakir, Mostafa
Akhamal, Hicham
Qjidaa, Hassan
author_sort Chakir, Mostafa
collection PubMed
description The CMOS Monolithic Active Pixel Sensor (MAPS) for the International Linear Collider (ILC) vertex detector (VXD) expresses stringent requirements on their analog readout electronics, specifically on the analog-to-digital converter (ADC). This paper concerns designing and optimizing a new architecture of a low power, high speed, and small-area 4-bit column-parallel ADC Flash. Later in this study, we propose to interpose an S/H block in the converter. This integration of S/H block increases the sensitiveness of the converter to the very small amplitude of the input signal from the sensor and provides a sufficient time to the converter to be able to code the input signal. This ADC is developed in 0.18 μm CMOS process with a pixel pitch of 35 μm. The proposed ADC responds to the constraints of power dissipation, size, and speed for the MAPS composed of a matrix of 64 rows and 48 columns where each column ADC covers a small area of 35 × 336.76 μm(2). The proposed ADC consumes low power at a 1.8 V supply and 100 MS/s sampling rate with dynamic range of 125 mV. Its DNL and INL are 0.0812/−0.0787 LSB and 0.0811/−0.0787 LSB, respectively. Furthermore, this ADC achieves a high speed more than 5 GHz.
format Online
Article
Text
id pubmed-5294760
institution National Center for Biotechnology Information
language English
publishDate 2017
publisher Hindawi Publishing Corporation
record_format MEDLINE/PubMed
spelling pubmed-52947602017-02-27 A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor Chakir, Mostafa Akhamal, Hicham Qjidaa, Hassan ScientificWorldJournal Research Article The CMOS Monolithic Active Pixel Sensor (MAPS) for the International Linear Collider (ILC) vertex detector (VXD) expresses stringent requirements on their analog readout electronics, specifically on the analog-to-digital converter (ADC). This paper concerns designing and optimizing a new architecture of a low power, high speed, and small-area 4-bit column-parallel ADC Flash. Later in this study, we propose to interpose an S/H block in the converter. This integration of S/H block increases the sensitiveness of the converter to the very small amplitude of the input signal from the sensor and provides a sufficient time to the converter to be able to code the input signal. This ADC is developed in 0.18 μm CMOS process with a pixel pitch of 35 μm. The proposed ADC responds to the constraints of power dissipation, size, and speed for the MAPS composed of a matrix of 64 rows and 48 columns where each column ADC covers a small area of 35 × 336.76 μm(2). The proposed ADC consumes low power at a 1.8 V supply and 100 MS/s sampling rate with dynamic range of 125 mV. Its DNL and INL are 0.0812/−0.0787 LSB and 0.0811/−0.0787 LSB, respectively. Furthermore, this ADC achieves a high speed more than 5 GHz. Hindawi Publishing Corporation 2017 2017-01-24 /pmc/articles/PMC5294760/ /pubmed/28243628 http://dx.doi.org/10.1155/2017/8418042 Text en Copyright © 2017 Mostafa Chakir et al. https://creativecommons.org/licenses/by/4.0/ This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.
spellingShingle Research Article
Chakir, Mostafa
Akhamal, Hicham
Qjidaa, Hassan
A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title_full A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title_fullStr A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title_full_unstemmed A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title_short A Design of a New Column-Parallel Analog-to-Digital Converter Flash for Monolithic Active Pixel Sensor
title_sort design of a new column-parallel analog-to-digital converter flash for monolithic active pixel sensor
topic Research Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5294760/
https://www.ncbi.nlm.nih.gov/pubmed/28243628
http://dx.doi.org/10.1155/2017/8418042
work_keys_str_mv AT chakirmostafa adesignofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor
AT akhamalhicham adesignofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor
AT qjidaahassan adesignofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor
AT chakirmostafa designofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor
AT akhamalhicham designofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor
AT qjidaahassan designofanewcolumnparallelanalogtodigitalconverterflashformonolithicactivepixelsensor