Cargando…
Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications
In this paper, we propose a novel parallel architecture for fast hardware implementation of elliptic curve point multiplication (ECPM), which is the key operation of an elliptic curve cryptography processor. The point multiplication over binary fields is synthesized on both FPGA and ASIC technology...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Public Library of Science
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5411040/ https://www.ncbi.nlm.nih.gov/pubmed/28459831 http://dx.doi.org/10.1371/journal.pone.0176214 |
_version_ | 1783232774186991616 |
---|---|
author | Hossain, Md Selim Saeedi, Ehsan Kong, Yinan |
author_facet | Hossain, Md Selim Saeedi, Ehsan Kong, Yinan |
author_sort | Hossain, Md Selim |
collection | PubMed |
description | In this paper, we propose a novel parallel architecture for fast hardware implementation of elliptic curve point multiplication (ECPM), which is the key operation of an elliptic curve cryptography processor. The point multiplication over binary fields is synthesized on both FPGA and ASIC technology by designing fast elliptic curve group operations in Jacobian projective coordinates. A novel combined point doubling and point addition (PDPA) architecture is proposed for group operations to achieve high speed and low hardware requirements for ECPM. It has been implemented over the binary field which is recommended by the National Institute of Standards and Technology (NIST). The proposed ECPM supports two Koblitz and random curves for the key sizes 233 and 163 bits. For group operations, a finite-field arithmetic operation, e.g. multiplication, is designed on a polynomial basis. The delay of a 233-bit point multiplication is only 3.05 and 3.56 μs, in a Xilinx Virtex-7 FPGA, for Koblitz and random curves, respectively, and 0.81 μs in an ASIC 65-nm technology, which are the fastest hardware implementation results reported in the literature to date. In addition, a 163-bit point multiplication is also implemented in FPGA and ASIC for fair comparison which takes around 0.33 and 0.46 μs, respectively. The area-time product of the proposed point multiplication is very low compared to similar designs. The performance ([Image: see text] ) and Area × Time × Energy (ATE) product of the proposed design are far better than the most significant studies found in the literature. |
format | Online Article Text |
id | pubmed-5411040 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | Public Library of Science |
record_format | MEDLINE/PubMed |
spelling | pubmed-54110402017-05-12 Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications Hossain, Md Selim Saeedi, Ehsan Kong, Yinan PLoS One Research Article In this paper, we propose a novel parallel architecture for fast hardware implementation of elliptic curve point multiplication (ECPM), which is the key operation of an elliptic curve cryptography processor. The point multiplication over binary fields is synthesized on both FPGA and ASIC technology by designing fast elliptic curve group operations in Jacobian projective coordinates. A novel combined point doubling and point addition (PDPA) architecture is proposed for group operations to achieve high speed and low hardware requirements for ECPM. It has been implemented over the binary field which is recommended by the National Institute of Standards and Technology (NIST). The proposed ECPM supports two Koblitz and random curves for the key sizes 233 and 163 bits. For group operations, a finite-field arithmetic operation, e.g. multiplication, is designed on a polynomial basis. The delay of a 233-bit point multiplication is only 3.05 and 3.56 μs, in a Xilinx Virtex-7 FPGA, for Koblitz and random curves, respectively, and 0.81 μs in an ASIC 65-nm technology, which are the fastest hardware implementation results reported in the literature to date. In addition, a 163-bit point multiplication is also implemented in FPGA and ASIC for fair comparison which takes around 0.33 and 0.46 μs, respectively. The area-time product of the proposed point multiplication is very low compared to similar designs. The performance ([Image: see text] ) and Area × Time × Energy (ATE) product of the proposed design are far better than the most significant studies found in the literature. Public Library of Science 2017-05-01 /pmc/articles/PMC5411040/ /pubmed/28459831 http://dx.doi.org/10.1371/journal.pone.0176214 Text en © 2017 Hossain et al http://creativecommons.org/licenses/by/4.0/ This is an open access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited. |
spellingShingle | Research Article Hossain, Md Selim Saeedi, Ehsan Kong, Yinan Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title | Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title_full | Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title_fullStr | Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title_full_unstemmed | Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title_short | Parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
title_sort | parallel point-multiplication architecture using combined group operations for high-speed cryptographic applications |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5411040/ https://www.ncbi.nlm.nih.gov/pubmed/28459831 http://dx.doi.org/10.1371/journal.pone.0176214 |
work_keys_str_mv | AT hossainmdselim parallelpointmultiplicationarchitectureusingcombinedgroupoperationsforhighspeedcryptographicapplications AT saeediehsan parallelpointmultiplicationarchitectureusingcombinedgroupoperationsforhighspeedcryptographicapplications AT kongyinan parallelpointmultiplicationarchitectureusingcombinedgroupoperationsforhighspeedcryptographicapplications |