Cargando…
High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits
Development of manufacture trend for TFTs technologies has focused on improving electrical properties of films with the cost reduction to achieve commercialization. To achieve this goal, high-performance sub-50 nm TFTs-based MOSFETs with ON-current (I(on))/subthreshold swing (S.S.) of 181 µA/µm/107 ...
Autores principales: | , , , , , , , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group UK
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5431052/ https://www.ncbi.nlm.nih.gov/pubmed/28465531 http://dx.doi.org/10.1038/s41598-017-01012-y |
_version_ | 1783236356993974272 |
---|---|
author | Wu, Tsung-Ta Huang, Wen-Hsien Yang, Chih-Chao Chen, Hung-Chun Hsieh, Tung-Ying Lin, Wei-Sheng Kao, Ming-Hsuan Chen, Chiu-Hao Yao, Jie-Yi Jian, Yi-Ling Hsu, Chiung-Chih Lin, Kun-Lin Shen, Chang-Hong Chueh, Yu-Lun Shieh, Jia-Min |
author_facet | Wu, Tsung-Ta Huang, Wen-Hsien Yang, Chih-Chao Chen, Hung-Chun Hsieh, Tung-Ying Lin, Wei-Sheng Kao, Ming-Hsuan Chen, Chiu-Hao Yao, Jie-Yi Jian, Yi-Ling Hsu, Chiung-Chih Lin, Kun-Lin Shen, Chang-Hong Chueh, Yu-Lun Shieh, Jia-Min |
author_sort | Wu, Tsung-Ta |
collection | PubMed |
description | Development of manufacture trend for TFTs technologies has focused on improving electrical properties of films with the cost reduction to achieve commercialization. To achieve this goal, high-performance sub-50 nm TFTs-based MOSFETs with ON-current (I(on))/subthreshold swing (S.S.) of 181 µA/µm/107 mV/dec and 188 µA/µm/98 mV/dec for NMOSFETs and PMOSFETs in a monolithic 3D circuit were demonstrated by a low power with low thermal budget process. In addition, a stackable static random access memory (SRAM) integrated with TFTs-based MOSFET with static noise margins (SNM) equals to 390 mV at V(DD) = 1.0 V was demonstrated. Overall processes include a low thermal budget via ultra-flat and ultra-thin poly-Si channels by solid state laser crystallization process, chemical-mechanical polishing (CMP) planarization, plasma-enhanced atomic layer deposition (ALD) gate stacking layers and infrared laser activation with a low thermal budget. Detailed material and electrical properties were investigated. The advanced 3D architecture with closely spaced inter-layer dielectrics (ILD) enables high-performance stackable MOSFETs and SRAM for power-saving IoT/mobile products at a low cost or flexible substrate. |
format | Online Article Text |
id | pubmed-5431052 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | Nature Publishing Group UK |
record_format | MEDLINE/PubMed |
spelling | pubmed-54310522017-05-16 High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits Wu, Tsung-Ta Huang, Wen-Hsien Yang, Chih-Chao Chen, Hung-Chun Hsieh, Tung-Ying Lin, Wei-Sheng Kao, Ming-Hsuan Chen, Chiu-Hao Yao, Jie-Yi Jian, Yi-Ling Hsu, Chiung-Chih Lin, Kun-Lin Shen, Chang-Hong Chueh, Yu-Lun Shieh, Jia-Min Sci Rep Article Development of manufacture trend for TFTs technologies has focused on improving electrical properties of films with the cost reduction to achieve commercialization. To achieve this goal, high-performance sub-50 nm TFTs-based MOSFETs with ON-current (I(on))/subthreshold swing (S.S.) of 181 µA/µm/107 mV/dec and 188 µA/µm/98 mV/dec for NMOSFETs and PMOSFETs in a monolithic 3D circuit were demonstrated by a low power with low thermal budget process. In addition, a stackable static random access memory (SRAM) integrated with TFTs-based MOSFET with static noise margins (SNM) equals to 390 mV at V(DD) = 1.0 V was demonstrated. Overall processes include a low thermal budget via ultra-flat and ultra-thin poly-Si channels by solid state laser crystallization process, chemical-mechanical polishing (CMP) planarization, plasma-enhanced atomic layer deposition (ALD) gate stacking layers and infrared laser activation with a low thermal budget. Detailed material and electrical properties were investigated. The advanced 3D architecture with closely spaced inter-layer dielectrics (ILD) enables high-performance stackable MOSFETs and SRAM for power-saving IoT/mobile products at a low cost or flexible substrate. Nature Publishing Group UK 2017-05-02 /pmc/articles/PMC5431052/ /pubmed/28465531 http://dx.doi.org/10.1038/s41598-017-01012-y Text en © The Author(s) 2017 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/. |
spellingShingle | Article Wu, Tsung-Ta Huang, Wen-Hsien Yang, Chih-Chao Chen, Hung-Chun Hsieh, Tung-Ying Lin, Wei-Sheng Kao, Ming-Hsuan Chen, Chiu-Hao Yao, Jie-Yi Jian, Yi-Ling Hsu, Chiung-Chih Lin, Kun-Lin Shen, Chang-Hong Chueh, Yu-Lun Shieh, Jia-Min High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title | High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title_full | High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title_fullStr | High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title_full_unstemmed | High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title_short | High Performance and Low power Monolithic Three-Dimensional Sub-50 nm Poly Si Thin film transistor (TFTs) Circuits |
title_sort | high performance and low power monolithic three-dimensional sub-50 nm poly si thin film transistor (tfts) circuits |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5431052/ https://www.ncbi.nlm.nih.gov/pubmed/28465531 http://dx.doi.org/10.1038/s41598-017-01012-y |
work_keys_str_mv | AT wutsungta highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT huangwenhsien highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT yangchihchao highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT chenhungchun highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT hsiehtungying highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT linweisheng highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT kaominghsuan highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT chenchiuhao highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT yaojieyi highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT jianyiling highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT hsuchiungchih highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT linkunlin highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT shenchanghong highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT chuehyulun highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits AT shiehjiamin highperformanceandlowpowermonolithicthreedimensionalsub50nmpolysithinfilmtransistortftscircuits |