Cargando…
Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes
Two-dimensional (2D) material based FETs are being considered for future technology nodes and high performance logic applications. However, a comprehensive assessment of 2D material based FETs has been lacking for high performance logic applications considering appropriate system level figure-of-mer...
Autores principales: | , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group UK
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5504057/ https://www.ncbi.nlm.nih.gov/pubmed/28694459 http://dx.doi.org/10.1038/s41598-017-04055-3 |
_version_ | 1783249209911148544 |
---|---|
author | Agarwal, Tarun kumar Soree, Bart Radu, Iuliana Raghavan, Praveen Iannaccone, Giuseppe Fiori, Gianluca Dehaene, Wim Heyns, Marc |
author_facet | Agarwal, Tarun kumar Soree, Bart Radu, Iuliana Raghavan, Praveen Iannaccone, Giuseppe Fiori, Gianluca Dehaene, Wim Heyns, Marc |
author_sort | Agarwal, Tarun kumar |
collection | PubMed |
description | Two-dimensional (2D) material based FETs are being considered for future technology nodes and high performance logic applications. However, a comprehensive assessment of 2D material based FETs has been lacking for high performance logic applications considering appropriate system level figure-of-merits (FOMs) e.g. delay, and energy-delay product. In this paper, we present guidelines for 2D material based FETs to meet sub-10 nm high performance logic requirements focusing on material requirement, device design, energy-delay optimization for the first time. We show the need for 2D materials with smaller effective mass in the transport direction and anisotropicity to meet the performance requirement for future technology nodes. We present novel device designs with one such 2D material (monolayer black-phosphorus) to keep Moore’s alive for the HP logic in sub-5 nm gate length regime. With these device proposals we show that below 5 nm gate lengths 2D electrostatistics arising from gate stack design becomes more of a challenge than direct source-to-drain tunneling for 2D material-based FETs. Therefore, it is challenging to meet both delay and energy-delay requirement in sub-5 nm gate length regime without scaling both supply voltage (V (DD)) and effective-oxide-thickness (EOT) below 0.5 V and 0.5 nm respectively. |
format | Online Article Text |
id | pubmed-5504057 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | Nature Publishing Group UK |
record_format | MEDLINE/PubMed |
spelling | pubmed-55040572017-07-12 Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes Agarwal, Tarun kumar Soree, Bart Radu, Iuliana Raghavan, Praveen Iannaccone, Giuseppe Fiori, Gianluca Dehaene, Wim Heyns, Marc Sci Rep Article Two-dimensional (2D) material based FETs are being considered for future technology nodes and high performance logic applications. However, a comprehensive assessment of 2D material based FETs has been lacking for high performance logic applications considering appropriate system level figure-of-merits (FOMs) e.g. delay, and energy-delay product. In this paper, we present guidelines for 2D material based FETs to meet sub-10 nm high performance logic requirements focusing on material requirement, device design, energy-delay optimization for the first time. We show the need for 2D materials with smaller effective mass in the transport direction and anisotropicity to meet the performance requirement for future technology nodes. We present novel device designs with one such 2D material (monolayer black-phosphorus) to keep Moore’s alive for the HP logic in sub-5 nm gate length regime. With these device proposals we show that below 5 nm gate lengths 2D electrostatistics arising from gate stack design becomes more of a challenge than direct source-to-drain tunneling for 2D material-based FETs. Therefore, it is challenging to meet both delay and energy-delay requirement in sub-5 nm gate length regime without scaling both supply voltage (V (DD)) and effective-oxide-thickness (EOT) below 0.5 V and 0.5 nm respectively. Nature Publishing Group UK 2017-07-10 /pmc/articles/PMC5504057/ /pubmed/28694459 http://dx.doi.org/10.1038/s41598-017-04055-3 Text en © The Author(s) 2017 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/. |
spellingShingle | Article Agarwal, Tarun kumar Soree, Bart Radu, Iuliana Raghavan, Praveen Iannaccone, Giuseppe Fiori, Gianluca Dehaene, Wim Heyns, Marc Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title | Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title_full | Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title_fullStr | Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title_full_unstemmed | Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title_short | Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes |
title_sort | material-device-circuit co-optimization of 2d material based fets for ultra-scaled technology nodes |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5504057/ https://www.ncbi.nlm.nih.gov/pubmed/28694459 http://dx.doi.org/10.1038/s41598-017-04055-3 |
work_keys_str_mv | AT agarwaltarunkumar materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT soreebart materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT raduiuliana materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT raghavanpraveen materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT iannacconegiuseppe materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT fiorigianluca materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT dehaenewim materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes AT heynsmarc materialdevicecircuitcooptimizationof2dmaterialbasedfetsforultrascaledtechnologynodes |