Cargando…

A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique

With the development of satellite load technology and very large scale integrated (VLSI) circuit technology, onboard real-time synthetic aperture radar (SAR) imaging systems have become a solution for allowing rapid response to disasters. A key goal of the onboard SAR imaging system design is to ach...

Descripción completa

Detalles Bibliográficos
Autores principales: Yang, Chen, Li, Bingyi, Chen, Liang, Wei, Chunpeng, Xie, Yizhuang, Chen, He, Yu, Wenyue
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2017
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5539813/
https://www.ncbi.nlm.nih.gov/pubmed/28672813
http://dx.doi.org/10.3390/s17071493
_version_ 1783254552246484992
author Yang, Chen
Li, Bingyi
Chen, Liang
Wei, Chunpeng
Xie, Yizhuang
Chen, He
Yu, Wenyue
author_facet Yang, Chen
Li, Bingyi
Chen, Liang
Wei, Chunpeng
Xie, Yizhuang
Chen, He
Yu, Wenyue
author_sort Yang, Chen
collection PubMed
description With the development of satellite load technology and very large scale integrated (VLSI) circuit technology, onboard real-time synthetic aperture radar (SAR) imaging systems have become a solution for allowing rapid response to disasters. A key goal of the onboard SAR imaging system design is to achieve high real-time processing performance with severe size, weight, and power consumption constraints. In this paper, we analyse the computational burden of the commonly used chirp scaling (CS) SAR imaging algorithm. To reduce the system hardware cost, we propose a partial fixed-point processing scheme. The fast Fourier transform (FFT), which is the most computation-sensitive operation in the CS algorithm, is processed with fixed-point, while other operations are processed with single precision floating-point. With the proposed fixed-point processing error propagation model, the fixed-point processing word length is determined. The fidelity and accuracy relative to conventional ground-based software processors is verified by evaluating both the point target imaging quality and the actual scene imaging quality. As a proof of concept, a field- programmable gate array—application-specific integrated circuit (FPGA-ASIC) hybrid heterogeneous parallel accelerating architecture is designed and realized. The customized fixed-point FFT is implemented using the 130 nm complementary metal oxide semiconductor (CMOS) technology as a co-processor of the Xilinx xc6vlx760t FPGA. A single processing board requires 12 s and consumes 21 W to focus a 50-km swath width, 5-m resolution stripmap SAR raw data with a granularity of 16,384 × 16,384.
format Online
Article
Text
id pubmed-5539813
institution National Center for Biotechnology Information
language English
publishDate 2017
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-55398132017-08-11 A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique Yang, Chen Li, Bingyi Chen, Liang Wei, Chunpeng Xie, Yizhuang Chen, He Yu, Wenyue Sensors (Basel) Article With the development of satellite load technology and very large scale integrated (VLSI) circuit technology, onboard real-time synthetic aperture radar (SAR) imaging systems have become a solution for allowing rapid response to disasters. A key goal of the onboard SAR imaging system design is to achieve high real-time processing performance with severe size, weight, and power consumption constraints. In this paper, we analyse the computational burden of the commonly used chirp scaling (CS) SAR imaging algorithm. To reduce the system hardware cost, we propose a partial fixed-point processing scheme. The fast Fourier transform (FFT), which is the most computation-sensitive operation in the CS algorithm, is processed with fixed-point, while other operations are processed with single precision floating-point. With the proposed fixed-point processing error propagation model, the fixed-point processing word length is determined. The fidelity and accuracy relative to conventional ground-based software processors is verified by evaluating both the point target imaging quality and the actual scene imaging quality. As a proof of concept, a field- programmable gate array—application-specific integrated circuit (FPGA-ASIC) hybrid heterogeneous parallel accelerating architecture is designed and realized. The customized fixed-point FFT is implemented using the 130 nm complementary metal oxide semiconductor (CMOS) technology as a co-processor of the Xilinx xc6vlx760t FPGA. A single processing board requires 12 s and consumes 21 W to focus a 50-km swath width, 5-m resolution stripmap SAR raw data with a granularity of 16,384 × 16,384. MDPI 2017-06-24 /pmc/articles/PMC5539813/ /pubmed/28672813 http://dx.doi.org/10.3390/s17071493 Text en © 2017 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Yang, Chen
Li, Bingyi
Chen, Liang
Wei, Chunpeng
Xie, Yizhuang
Chen, He
Yu, Wenyue
A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title_full A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title_fullStr A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title_full_unstemmed A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title_short A Spaceborne Synthetic Aperture Radar Partial Fixed-Point Imaging System Using a Field- Programmable Gate Array—Application-Specific Integrated Circuit Hybrid Heterogeneous Parallel Acceleration Technique
title_sort spaceborne synthetic aperture radar partial fixed-point imaging system using a field- programmable gate array—application-specific integrated circuit hybrid heterogeneous parallel acceleration technique
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5539813/
https://www.ncbi.nlm.nih.gov/pubmed/28672813
http://dx.doi.org/10.3390/s17071493
work_keys_str_mv AT yangchen aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT libingyi aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT chenliang aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT weichunpeng aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT xieyizhuang aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT chenhe aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT yuwenyue aspacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT yangchen spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT libingyi spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT chenliang spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT weichunpeng spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT xieyizhuang spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT chenhe spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique
AT yuwenyue spacebornesyntheticapertureradarpartialfixedpointimagingsystemusingafieldprogrammablegatearrayapplicationspecificintegratedcircuithybridheterogeneousparallelaccelerationtechnique