Cargando…

Hardware emulation of stochastic p-bits for invertible logic

The common feature of nearly all logic and memory devices is that they make use of stable units to represent 0’s and 1’s. A completely different paradigm is based on three-terminal stochastic units which could be called “p-bits”, where the output is a random telegraphic signal continuously fluctuati...

Descripción completa

Detalles Bibliográficos
Autores principales: Pervaiz, Ahmed Zeeshan, Ghantasala, Lakshmi Anirudh, Camsari, Kerem Yunus, Datta, Supriyo
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group UK 2017
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5591208/
https://www.ncbi.nlm.nih.gov/pubmed/28887489
http://dx.doi.org/10.1038/s41598-017-11011-8
_version_ 1783262664518008832
author Pervaiz, Ahmed Zeeshan
Ghantasala, Lakshmi Anirudh
Camsari, Kerem Yunus
Datta, Supriyo
author_facet Pervaiz, Ahmed Zeeshan
Ghantasala, Lakshmi Anirudh
Camsari, Kerem Yunus
Datta, Supriyo
author_sort Pervaiz, Ahmed Zeeshan
collection PubMed
description The common feature of nearly all logic and memory devices is that they make use of stable units to represent 0’s and 1’s. A completely different paradigm is based on three-terminal stochastic units which could be called “p-bits”, where the output is a random telegraphic signal continuously fluctuating between 0 and 1 with a tunable mean. p-bits can be interconnected to receive weighted contributions from others in a network, and these weighted contributions can be chosen to not only solve problems of optimization and inference but also to implement precise Boolean functions in an inverted mode. This inverted operation of Boolean gates is particularly striking: They provide inputs consistent to a given output along with unique outputs to a given set of inputs. The existing demonstrations of accurate invertible logic are intriguing, but will these striking properties observed in computer simulations carry over to hardware implementations? This paper uses individual micro controllers to emulate p-bits, and we present results for a 4-bit ripple carry adder with 48 p-bits and a 4-bit multiplier with 46 p-bits working in inverted mode as a factorizer. Our results constitute a first step towards implementing p-bits with nano devices, like stochastic Magnetic Tunnel Junctions.
format Online
Article
Text
id pubmed-5591208
institution National Center for Biotechnology Information
language English
publishDate 2017
publisher Nature Publishing Group UK
record_format MEDLINE/PubMed
spelling pubmed-55912082017-09-13 Hardware emulation of stochastic p-bits for invertible logic Pervaiz, Ahmed Zeeshan Ghantasala, Lakshmi Anirudh Camsari, Kerem Yunus Datta, Supriyo Sci Rep Article The common feature of nearly all logic and memory devices is that they make use of stable units to represent 0’s and 1’s. A completely different paradigm is based on three-terminal stochastic units which could be called “p-bits”, where the output is a random telegraphic signal continuously fluctuating between 0 and 1 with a tunable mean. p-bits can be interconnected to receive weighted contributions from others in a network, and these weighted contributions can be chosen to not only solve problems of optimization and inference but also to implement precise Boolean functions in an inverted mode. This inverted operation of Boolean gates is particularly striking: They provide inputs consistent to a given output along with unique outputs to a given set of inputs. The existing demonstrations of accurate invertible logic are intriguing, but will these striking properties observed in computer simulations carry over to hardware implementations? This paper uses individual micro controllers to emulate p-bits, and we present results for a 4-bit ripple carry adder with 48 p-bits and a 4-bit multiplier with 46 p-bits working in inverted mode as a factorizer. Our results constitute a first step towards implementing p-bits with nano devices, like stochastic Magnetic Tunnel Junctions. Nature Publishing Group UK 2017-09-08 /pmc/articles/PMC5591208/ /pubmed/28887489 http://dx.doi.org/10.1038/s41598-017-11011-8 Text en © The Author(s) 2017 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/.
spellingShingle Article
Pervaiz, Ahmed Zeeshan
Ghantasala, Lakshmi Anirudh
Camsari, Kerem Yunus
Datta, Supriyo
Hardware emulation of stochastic p-bits for invertible logic
title Hardware emulation of stochastic p-bits for invertible logic
title_full Hardware emulation of stochastic p-bits for invertible logic
title_fullStr Hardware emulation of stochastic p-bits for invertible logic
title_full_unstemmed Hardware emulation of stochastic p-bits for invertible logic
title_short Hardware emulation of stochastic p-bits for invertible logic
title_sort hardware emulation of stochastic p-bits for invertible logic
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5591208/
https://www.ncbi.nlm.nih.gov/pubmed/28887489
http://dx.doi.org/10.1038/s41598-017-11011-8
work_keys_str_mv AT pervaizahmedzeeshan hardwareemulationofstochasticpbitsforinvertiblelogic
AT ghantasalalakshmianirudh hardwareemulationofstochasticpbitsforinvertiblelogic
AT camsarikeremyunus hardwareemulationofstochasticpbitsforinvertiblelogic
AT dattasupriyo hardwareemulationofstochasticpbitsforinvertiblelogic