Cargando…
Scalable excitatory synaptic circuit design using floating gate based leaky integrators
We propose a scalable synaptic circuit realizing spike timing dependent plasticity (STDP)—compatible with randomly spiking neurons. The feasible working of the circuit was examined by circuit simulation using the BSIM 4.6.0 model. A distinguishable feature of the circuit is the use of floating-gate...
Autores principales: | , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group UK
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5730552/ https://www.ncbi.nlm.nih.gov/pubmed/29242504 http://dx.doi.org/10.1038/s41598-017-17889-8 |
_version_ | 1783286363036057600 |
---|---|
author | Kornijcuk, Vladimir Lim, Hyungkwang Kim, Inho Park, Jong-Keuk Lee, Wook-Seong Choi, Jung-Hae Choi, Byung Joon Jeong, Doo Seok |
author_facet | Kornijcuk, Vladimir Lim, Hyungkwang Kim, Inho Park, Jong-Keuk Lee, Wook-Seong Choi, Jung-Hae Choi, Byung Joon Jeong, Doo Seok |
author_sort | Kornijcuk, Vladimir |
collection | PubMed |
description | We propose a scalable synaptic circuit realizing spike timing dependent plasticity (STDP)—compatible with randomly spiking neurons. The feasible working of the circuit was examined by circuit simulation using the BSIM 4.6.0 model. A distinguishable feature of the circuit is the use of floating-gate integrators that provide the compact implementation of biologically plausible relaxation time scale. This relaxation occurs on the basis of charge tunneling that mainly relies upon area-independent tunnel barrier properties (e.g. barrier width and height) rather than capacitance. The circuit simulations feature (i) weight-dependent STDP that spontaneously limits the synaptic weight growth, (ii) competitive synaptic adaptation within both unsupervised and supervised frameworks with randomly spiking neurons. The estimated power consumption is merely 34 pW, perhaps meeting one of the most crucial principles (power-efficiency) of neuromorphic engineering. Finally, a means of fine-tuning the STDP behavior is provided. |
format | Online Article Text |
id | pubmed-5730552 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | Nature Publishing Group UK |
record_format | MEDLINE/PubMed |
spelling | pubmed-57305522017-12-18 Scalable excitatory synaptic circuit design using floating gate based leaky integrators Kornijcuk, Vladimir Lim, Hyungkwang Kim, Inho Park, Jong-Keuk Lee, Wook-Seong Choi, Jung-Hae Choi, Byung Joon Jeong, Doo Seok Sci Rep Article We propose a scalable synaptic circuit realizing spike timing dependent plasticity (STDP)—compatible with randomly spiking neurons. The feasible working of the circuit was examined by circuit simulation using the BSIM 4.6.0 model. A distinguishable feature of the circuit is the use of floating-gate integrators that provide the compact implementation of biologically plausible relaxation time scale. This relaxation occurs on the basis of charge tunneling that mainly relies upon area-independent tunnel barrier properties (e.g. barrier width and height) rather than capacitance. The circuit simulations feature (i) weight-dependent STDP that spontaneously limits the synaptic weight growth, (ii) competitive synaptic adaptation within both unsupervised and supervised frameworks with randomly spiking neurons. The estimated power consumption is merely 34 pW, perhaps meeting one of the most crucial principles (power-efficiency) of neuromorphic engineering. Finally, a means of fine-tuning the STDP behavior is provided. Nature Publishing Group UK 2017-12-14 /pmc/articles/PMC5730552/ /pubmed/29242504 http://dx.doi.org/10.1038/s41598-017-17889-8 Text en © The Author(s) 2017 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/. |
spellingShingle | Article Kornijcuk, Vladimir Lim, Hyungkwang Kim, Inho Park, Jong-Keuk Lee, Wook-Seong Choi, Jung-Hae Choi, Byung Joon Jeong, Doo Seok Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title | Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title_full | Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title_fullStr | Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title_full_unstemmed | Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title_short | Scalable excitatory synaptic circuit design using floating gate based leaky integrators |
title_sort | scalable excitatory synaptic circuit design using floating gate based leaky integrators |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5730552/ https://www.ncbi.nlm.nih.gov/pubmed/29242504 http://dx.doi.org/10.1038/s41598-017-17889-8 |
work_keys_str_mv | AT kornijcukvladimir scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT limhyungkwang scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT kiminho scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT parkjongkeuk scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT leewookseong scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT choijunghae scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT choibyungjoon scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators AT jeongdooseok scalableexcitatorysynapticcircuitdesignusingfloatinggatebasedleakyintegrators |