Cargando…
Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers
This paper presents a novel threshold-compensation technique for multi-stage voltage multipliers employed in low power applications such as passive and autonomous wireless sensing nodes (WSNs) powered by energy harvesters. The proposed threshold-reduction technique enables a topological design metho...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2018
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5949044/ https://www.ncbi.nlm.nih.gov/pubmed/29673233 http://dx.doi.org/10.3390/s18041245 |
_version_ | 1783322678331965440 |
---|---|
author | Dell’ Anna, Francesco Dong, Tao Li, Ping Wen, Yumei Azadmehr, Mehdi Casu, Mario Berg, Yngvar |
author_facet | Dell’ Anna, Francesco Dong, Tao Li, Ping Wen, Yumei Azadmehr, Mehdi Casu, Mario Berg, Yngvar |
author_sort | Dell’ Anna, Francesco |
collection | PubMed |
description | This paper presents a novel threshold-compensation technique for multi-stage voltage multipliers employed in low power applications such as passive and autonomous wireless sensing nodes (WSNs) powered by energy harvesters. The proposed threshold-reduction technique enables a topological design methodology which, through an optimum control of the trade-off among transistor conductivity and leakage losses, is aimed at maximizing the voltage conversion efficiency (VCE) for a given ac input signal and physical chip area occupation. The conducted simulations positively assert the validity of the proposed design methodology, emphasizing the exploitable design space yielded by the transistor connection scheme in the voltage multiplier chain. An experimental validation and comparison of threshold-compensation techniques was performed, adopting 2N5247 N-channel junction field effect transistors (JFETs) for the realization of the voltage multiplier prototypes. The attained measurements clearly support the effectiveness of the proposed threshold-reduction approach, which can significantly reduce the chip area occupation for a given target output performance and ac input signal. |
format | Online Article Text |
id | pubmed-5949044 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2018 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-59490442018-05-17 Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers Dell’ Anna, Francesco Dong, Tao Li, Ping Wen, Yumei Azadmehr, Mehdi Casu, Mario Berg, Yngvar Sensors (Basel) Article This paper presents a novel threshold-compensation technique for multi-stage voltage multipliers employed in low power applications such as passive and autonomous wireless sensing nodes (WSNs) powered by energy harvesters. The proposed threshold-reduction technique enables a topological design methodology which, through an optimum control of the trade-off among transistor conductivity and leakage losses, is aimed at maximizing the voltage conversion efficiency (VCE) for a given ac input signal and physical chip area occupation. The conducted simulations positively assert the validity of the proposed design methodology, emphasizing the exploitable design space yielded by the transistor connection scheme in the voltage multiplier chain. An experimental validation and comparison of threshold-compensation techniques was performed, adopting 2N5247 N-channel junction field effect transistors (JFETs) for the realization of the voltage multiplier prototypes. The attained measurements clearly support the effectiveness of the proposed threshold-reduction approach, which can significantly reduce the chip area occupation for a given target output performance and ac input signal. MDPI 2018-04-17 /pmc/articles/PMC5949044/ /pubmed/29673233 http://dx.doi.org/10.3390/s18041245 Text en © 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Dell’ Anna, Francesco Dong, Tao Li, Ping Wen, Yumei Azadmehr, Mehdi Casu, Mario Berg, Yngvar Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title | Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title_full | Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title_fullStr | Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title_full_unstemmed | Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title_short | Lower-Order Compensation Chain Threshold-Reduction Technique for Multi-Stage Voltage Multipliers |
title_sort | lower-order compensation chain threshold-reduction technique for multi-stage voltage multipliers |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5949044/ https://www.ncbi.nlm.nih.gov/pubmed/29673233 http://dx.doi.org/10.3390/s18041245 |
work_keys_str_mv | AT dellannafrancesco lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT dongtao lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT liping lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT wenyumei lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT azadmehrmehdi lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT casumario lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers AT bergyngvar lowerordercompensationchainthresholdreductiontechniqueformultistagevoltagemultipliers |