Cargando…
Four-Wire Interface ASIC for a Multi-Implant Link
This paper describes an on-chip interface for recovering power and providing full-duplex communication over an AC-coupled 4-wire lead between active implantable devices. The target application requires two modules to be implanted in the brain (cortex) and upper chest; connected via a subcutaneous le...
Formato: | Online Artículo Texto |
---|---|
Lenguaje: | English |
Publicado: |
IEEE
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6054037/ https://www.ncbi.nlm.nih.gov/pubmed/30450492 http://dx.doi.org/10.1109/TCSI.2017.2731659 |
_version_ | 1783340939335434240 |
---|---|
collection | PubMed |
description | This paper describes an on-chip interface for recovering power and providing full-duplex communication over an AC-coupled 4-wire lead between active implantable devices. The target application requires two modules to be implanted in the brain (cortex) and upper chest; connected via a subcutaneous lead. The brain implant consists of multiple identical “optrodes” that facilitate a bidirectional neural interface (electrical recording and optical stimulation), and the chest implant contains the power source (battery) and processor module. The proposed interface is integrated within each optrode ASIC allowing full-duplex and fully-differential communication based on Manchester encoding. The system features a head-to-chest uplink data rate (up to 1.6 Mbps) that is higher than that of the chest-to-head downlink (100 kbps), which is superimposed on a power carrier. On-chip power management provides an unregulated 5-V dc supply with up to 2.5-mA output current for stimulation, and two regulated voltages (3.3 and 3 V) with 60-dB power supply rejection ratio for recording and logic circuits. The 4-wire ASIC has been implemented in a 0.35- [Formula: see text] CMOS technology, occup-ying a 1.5-mm(2) silicon area, and consumes a quiescent current of [Formula: see text]. The system allows power transmission with measured efficiency of up to 66% from the chest to the brain implant. The downlink and uplink communication are successfully tested in a system with two optrodes and through a 4-wire implantable lead. |
format | Online Article Text |
id | pubmed-6054037 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | IEEE |
record_format | MEDLINE/PubMed |
spelling | pubmed-60540372018-11-15 Four-Wire Interface ASIC for a Multi-Implant Link IEEE Trans Circuits Syst I Regul Pap Article This paper describes an on-chip interface for recovering power and providing full-duplex communication over an AC-coupled 4-wire lead between active implantable devices. The target application requires two modules to be implanted in the brain (cortex) and upper chest; connected via a subcutaneous lead. The brain implant consists of multiple identical “optrodes” that facilitate a bidirectional neural interface (electrical recording and optical stimulation), and the chest implant contains the power source (battery) and processor module. The proposed interface is integrated within each optrode ASIC allowing full-duplex and fully-differential communication based on Manchester encoding. The system features a head-to-chest uplink data rate (up to 1.6 Mbps) that is higher than that of the chest-to-head downlink (100 kbps), which is superimposed on a power carrier. On-chip power management provides an unregulated 5-V dc supply with up to 2.5-mA output current for stimulation, and two regulated voltages (3.3 and 3 V) with 60-dB power supply rejection ratio for recording and logic circuits. The 4-wire ASIC has been implemented in a 0.35- [Formula: see text] CMOS technology, occup-ying a 1.5-mm(2) silicon area, and consumes a quiescent current of [Formula: see text]. The system allows power transmission with measured efficiency of up to 66% from the chest to the brain implant. The downlink and uplink communication are successfully tested in a system with two optrodes and through a 4-wire implantable lead. IEEE 2017-08-15 /pmc/articles/PMC6054037/ /pubmed/30450492 http://dx.doi.org/10.1109/TCSI.2017.2731659 Text en https://creativecommons.org/licenses/by/4.0/This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/ |
spellingShingle | Article Four-Wire Interface ASIC for a Multi-Implant Link |
title | Four-Wire Interface ASIC for a Multi-Implant Link |
title_full | Four-Wire Interface ASIC for a Multi-Implant Link |
title_fullStr | Four-Wire Interface ASIC for a Multi-Implant Link |
title_full_unstemmed | Four-Wire Interface ASIC for a Multi-Implant Link |
title_short | Four-Wire Interface ASIC for a Multi-Implant Link |
title_sort | four-wire interface asic for a multi-implant link |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6054037/ https://www.ncbi.nlm.nih.gov/pubmed/30450492 http://dx.doi.org/10.1109/TCSI.2017.2731659 |
work_keys_str_mv | AT fourwireinterfaceasicforamultiimplantlink AT fourwireinterfaceasicforamultiimplantlink AT fourwireinterfaceasicforamultiimplantlink AT fourwireinterfaceasicforamultiimplantlink AT fourwireinterfaceasicforamultiimplantlink |