Cargando…
A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques
Herein, we present an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) featuring on-chip dual calibration and various accuracy-enhancement techniques. The dual calibration technique is realized in an energy and area-efficient manner for comparator offset cal...
Autores principales: | , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2018
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6210042/ https://www.ncbi.nlm.nih.gov/pubmed/30332815 http://dx.doi.org/10.3390/s18103486 |
_version_ | 1783367027321208832 |
---|---|
author | Lee, Jae-Hun Park, Dasom Cho, Woojin Phan, Huu Nhan Nguyen, Cong Luong Lee, Jong-Wook |
author_facet | Lee, Jae-Hun Park, Dasom Cho, Woojin Phan, Huu Nhan Nguyen, Cong Luong Lee, Jong-Wook |
author_sort | Lee, Jae-Hun |
collection | PubMed |
description | Herein, we present an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) featuring on-chip dual calibration and various accuracy-enhancement techniques. The dual calibration technique is realized in an energy and area-efficient manner for comparator offset calibration (COC) and digital-to-analog converter (DAC) capacitor mismatch calibration. The calibration of common-mode (CM) dependent comparator offset is performed without using separate circuit blocks by reusing the DAC for generating calibration signals. The calibration of the DAC mismatch is efficiently performed by reusing the comparator for delay-based mismatch detection. For accuracy enhancement, we propose new circuit techniques for a comparator, a sampling switch, and a DAC capacitor. An improved dynamic latched comparator is proposed with kick-back suppression and CM dependent offset calibration. An accuracy-enhanced bootstrap sampling switch suppresses the leakage-induced error <180 μV and the sampling error <150 μV. The energy-efficient monotonic switching technique is effectively combined with thermometer coding, which reduces the settling error in the DAC. The ADC is realized using a 0.18 μm complementary metal–oxide–semiconductor (CMOS) process in an area of 0.28 mm(2). At the sampling rate f(S) = 9 kS/s, the proposed ADC achieves a signal-to-noise and distortion ratio (SNDR) of 55.5 dB and a spurious-free dynamic range (SFDR) of 70.6 dB. The proposed dual calibration technique improves the SFDR by 12.7 dB. Consuming 1.15 μW at f(S) = 200 kS/s, the ADC achieves an SNDR of 55.9 dB and an SFDR of 60.3 dB with a figure-of-merit of 11.4 fJ/conversion-step. |
format | Online Article Text |
id | pubmed-6210042 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2018 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-62100422018-11-02 A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques Lee, Jae-Hun Park, Dasom Cho, Woojin Phan, Huu Nhan Nguyen, Cong Luong Lee, Jong-Wook Sensors (Basel) Article Herein, we present an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) featuring on-chip dual calibration and various accuracy-enhancement techniques. The dual calibration technique is realized in an energy and area-efficient manner for comparator offset calibration (COC) and digital-to-analog converter (DAC) capacitor mismatch calibration. The calibration of common-mode (CM) dependent comparator offset is performed without using separate circuit blocks by reusing the DAC for generating calibration signals. The calibration of the DAC mismatch is efficiently performed by reusing the comparator for delay-based mismatch detection. For accuracy enhancement, we propose new circuit techniques for a comparator, a sampling switch, and a DAC capacitor. An improved dynamic latched comparator is proposed with kick-back suppression and CM dependent offset calibration. An accuracy-enhanced bootstrap sampling switch suppresses the leakage-induced error <180 μV and the sampling error <150 μV. The energy-efficient monotonic switching technique is effectively combined with thermometer coding, which reduces the settling error in the DAC. The ADC is realized using a 0.18 μm complementary metal–oxide–semiconductor (CMOS) process in an area of 0.28 mm(2). At the sampling rate f(S) = 9 kS/s, the proposed ADC achieves a signal-to-noise and distortion ratio (SNDR) of 55.5 dB and a spurious-free dynamic range (SFDR) of 70.6 dB. The proposed dual calibration technique improves the SFDR by 12.7 dB. Consuming 1.15 μW at f(S) = 200 kS/s, the ADC achieves an SNDR of 55.9 dB and an SFDR of 60.3 dB with a figure-of-merit of 11.4 fJ/conversion-step. MDPI 2018-10-16 /pmc/articles/PMC6210042/ /pubmed/30332815 http://dx.doi.org/10.3390/s18103486 Text en © 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Lee, Jae-Hun Park, Dasom Cho, Woojin Phan, Huu Nhan Nguyen, Cong Luong Lee, Jong-Wook A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title | A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title_full | A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title_fullStr | A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title_full_unstemmed | A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title_short | A 1.15 μW 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques |
title_sort | 1.15 μw 200 ks/s 10-b monotonic sar adc using dual on-chip calibrations and accuracy enhancement techniques |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6210042/ https://www.ncbi.nlm.nih.gov/pubmed/30332815 http://dx.doi.org/10.3390/s18103486 |
work_keys_str_mv | AT leejaehun a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT parkdasom a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT chowoojin a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT phanhuunhan a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT nguyencongluong a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT leejongwook a115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT leejaehun 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT parkdasom 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT chowoojin 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT phanhuunhan 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT nguyencongluong 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques AT leejongwook 115mw200kss10bmonotonicsaradcusingdualonchipcalibrationsandaccuracyenhancementtechniques |