Cargando…

Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification

This paper presents an in-situ storage topology for ultra-high-speed burst mode imagers, enabling low noise operation while keeping a high frame depth. The proposed pixel architecture contains a 4T pinned photodiode, a correlated double sampling (CDS) amplification stage, and an in-situ memory bank....

Descripción completa

Detalles Bibliográficos
Autores principales: Wu, Linkun, San Segundo Bello, David, Coppejans, Philippe, Craninckx, Jan, Süss, Andreas, Rosmeulen, Maarten, Wambacq, Piet, Borremans, Jonathan
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2018
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6263390/
https://www.ncbi.nlm.nih.gov/pubmed/30380709
http://dx.doi.org/10.3390/s18113683
_version_ 1783375283668123648
author Wu, Linkun
San Segundo Bello, David
Coppejans, Philippe
Craninckx, Jan
Süss, Andreas
Rosmeulen, Maarten
Wambacq, Piet
Borremans, Jonathan
author_facet Wu, Linkun
San Segundo Bello, David
Coppejans, Philippe
Craninckx, Jan
Süss, Andreas
Rosmeulen, Maarten
Wambacq, Piet
Borremans, Jonathan
author_sort Wu, Linkun
collection PubMed
description This paper presents an in-situ storage topology for ultra-high-speed burst mode imagers, enabling low noise operation while keeping a high frame depth. The proposed pixel architecture contains a 4T pinned photodiode, a correlated double sampling (CDS) amplification stage, and an in-situ memory bank. Focusing on the sampling noise, the system level trade-off of the proposed pixel architecture is discussed, showing its advantages on the noise, power, and scaling capability. Integrated with an AC coupling CDS stage, the amplification is obtained by exploiting the strong capacitance to the voltage relation of a single NMOS transistor. A comprehensive noise model is developed for optimizing the trade-off between the area and noise. As a proof-of-concept, a prototype imager with a 30 µm pixel pitch was fabricated in a CMOS 130 nm technology. A 108-cell memory bank is implemented allowing dense layout and parallel readout. Two types of CDS amplification stages were investigated. Despite the limited memory capacitance of 10 fF/cell, the photon transfer curves of both pixel types were measured over different operation speeds up to 20 Mfps showing a noise performance of 8.4 e(−).
format Online
Article
Text
id pubmed-6263390
institution National Center for Biotechnology Information
language English
publishDate 2018
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-62633902018-12-12 Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification Wu, Linkun San Segundo Bello, David Coppejans, Philippe Craninckx, Jan Süss, Andreas Rosmeulen, Maarten Wambacq, Piet Borremans, Jonathan Sensors (Basel) Article This paper presents an in-situ storage topology for ultra-high-speed burst mode imagers, enabling low noise operation while keeping a high frame depth. The proposed pixel architecture contains a 4T pinned photodiode, a correlated double sampling (CDS) amplification stage, and an in-situ memory bank. Focusing on the sampling noise, the system level trade-off of the proposed pixel architecture is discussed, showing its advantages on the noise, power, and scaling capability. Integrated with an AC coupling CDS stage, the amplification is obtained by exploiting the strong capacitance to the voltage relation of a single NMOS transistor. A comprehensive noise model is developed for optimizing the trade-off between the area and noise. As a proof-of-concept, a prototype imager with a 30 µm pixel pitch was fabricated in a CMOS 130 nm technology. A 108-cell memory bank is implemented allowing dense layout and parallel readout. Two types of CDS amplification stages were investigated. Despite the limited memory capacitance of 10 fF/cell, the photon transfer curves of both pixel types were measured over different operation speeds up to 20 Mfps showing a noise performance of 8.4 e(−). MDPI 2018-10-30 /pmc/articles/PMC6263390/ /pubmed/30380709 http://dx.doi.org/10.3390/s18113683 Text en © 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Wu, Linkun
San Segundo Bello, David
Coppejans, Philippe
Craninckx, Jan
Süss, Andreas
Rosmeulen, Maarten
Wambacq, Piet
Borremans, Jonathan
Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title_full Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title_fullStr Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title_full_unstemmed Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title_short Analysis and Design of a CMOS Ultra-High-Speed Burst Mode Imager with In-Situ Storage Topology Featuring In-Pixel CDS Amplification
title_sort analysis and design of a cmos ultra-high-speed burst mode imager with in-situ storage topology featuring in-pixel cds amplification
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6263390/
https://www.ncbi.nlm.nih.gov/pubmed/30380709
http://dx.doi.org/10.3390/s18113683
work_keys_str_mv AT wulinkun analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT sansegundobellodavid analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT coppejansphilippe analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT craninckxjan analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT sussandreas analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT rosmeulenmaarten analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT wambacqpiet analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification
AT borremansjonathan analysisanddesignofacmosultrahighspeedburstmodeimagerwithinsitustoragetopologyfeaturinginpixelcdsamplification