Cargando…
Speed and energy optimized quasi-delay-insensitive block carry lookahead adder
We present a new asynchronous quasi-delay-insensitive (QDI) block carry lookahead adder with redundant carry (BCLARC) realized using delay-insensitive dual-rail data encoding and 4-phase return-to-zero (RTZ) and 4-phase return-to-one (RTO) handshaking. The proposed QDI BCLARC is found to be faster a...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Public Library of Science
2019
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6588219/ https://www.ncbi.nlm.nih.gov/pubmed/31226125 http://dx.doi.org/10.1371/journal.pone.0218347 |
_version_ | 1783429210639958016 |
---|---|
author | Balasubramanian, P. Maskell, D. L. Mastorakis, N. E. |
author_facet | Balasubramanian, P. Maskell, D. L. Mastorakis, N. E. |
author_sort | Balasubramanian, P. |
collection | PubMed |
description | We present a new asynchronous quasi-delay-insensitive (QDI) block carry lookahead adder with redundant carry (BCLARC) realized using delay-insensitive dual-rail data encoding and 4-phase return-to-zero (RTZ) and 4-phase return-to-one (RTO) handshaking. The proposed QDI BCLARC is found to be faster and energy-efficient than the existing asynchronous adders which are QDI and non-QDI (i.e., relative-timed). Compared to existing asynchronous adders corresponding to various architectures such as the ripple carry adder (RCA), the conventional carry lookahead adder (CCLA), the carry select adder (CSLA), the BCLARC, and the hybrid BCLARC-RCA, the proposed BCLARC is found to be faster and more energy-optimized. The cycle time (CT), which is expressed as the sum of the worst-case times taken for processing the data and the spacer, governs the speed. The product of average power dissipation and CT viz. the power-cycle time product (PCTP) defines the low power/energy efficiency. For a 32-bit addition, the proposed QDI BCLARC achieves the following reductions in design metrics on average over its counterparts when considering RTZ and RTO handshaking: i) 20.5% and 19.6% reductions in CT and PCTP respectively compared to an optimum QDI early output RCA, ii) 16.5% and 15.8% reductions in CT and PCTP respectively compared to an optimum relative-timed RCA, iii) 32.9% and 35.9% reductions in CT and PCTP respectively compared to an optimum uniform input-partitioned QDI early output CSLA, iv) 47.5% and 47.2% reductions in CT and PCTP respectively compared to an optimum QDI early output CCLA, v) 14.2% and 27.3% reductions in CT and PCTP respectively compared to an optimum QDI early output BCLARC, and vi) 12.2% and 11.6% reductions in CT and PCTP respectively compared to an optimum QDI early output hybrid BCLARC-RCA. The adders were implemented using a 32/28nm CMOS technology. |
format | Online Article Text |
id | pubmed-6588219 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2019 |
publisher | Public Library of Science |
record_format | MEDLINE/PubMed |
spelling | pubmed-65882192019-06-28 Speed and energy optimized quasi-delay-insensitive block carry lookahead adder Balasubramanian, P. Maskell, D. L. Mastorakis, N. E. PLoS One Research Article We present a new asynchronous quasi-delay-insensitive (QDI) block carry lookahead adder with redundant carry (BCLARC) realized using delay-insensitive dual-rail data encoding and 4-phase return-to-zero (RTZ) and 4-phase return-to-one (RTO) handshaking. The proposed QDI BCLARC is found to be faster and energy-efficient than the existing asynchronous adders which are QDI and non-QDI (i.e., relative-timed). Compared to existing asynchronous adders corresponding to various architectures such as the ripple carry adder (RCA), the conventional carry lookahead adder (CCLA), the carry select adder (CSLA), the BCLARC, and the hybrid BCLARC-RCA, the proposed BCLARC is found to be faster and more energy-optimized. The cycle time (CT), which is expressed as the sum of the worst-case times taken for processing the data and the spacer, governs the speed. The product of average power dissipation and CT viz. the power-cycle time product (PCTP) defines the low power/energy efficiency. For a 32-bit addition, the proposed QDI BCLARC achieves the following reductions in design metrics on average over its counterparts when considering RTZ and RTO handshaking: i) 20.5% and 19.6% reductions in CT and PCTP respectively compared to an optimum QDI early output RCA, ii) 16.5% and 15.8% reductions in CT and PCTP respectively compared to an optimum relative-timed RCA, iii) 32.9% and 35.9% reductions in CT and PCTP respectively compared to an optimum uniform input-partitioned QDI early output CSLA, iv) 47.5% and 47.2% reductions in CT and PCTP respectively compared to an optimum QDI early output CCLA, v) 14.2% and 27.3% reductions in CT and PCTP respectively compared to an optimum QDI early output BCLARC, and vi) 12.2% and 11.6% reductions in CT and PCTP respectively compared to an optimum QDI early output hybrid BCLARC-RCA. The adders were implemented using a 32/28nm CMOS technology. Public Library of Science 2019-06-21 /pmc/articles/PMC6588219/ /pubmed/31226125 http://dx.doi.org/10.1371/journal.pone.0218347 Text en © 2019 Balasubramanian et al http://creativecommons.org/licenses/by/4.0/ This is an open access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited. |
spellingShingle | Research Article Balasubramanian, P. Maskell, D. L. Mastorakis, N. E. Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title | Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title_full | Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title_fullStr | Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title_full_unstemmed | Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title_short | Speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
title_sort | speed and energy optimized quasi-delay-insensitive block carry lookahead adder |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6588219/ https://www.ncbi.nlm.nih.gov/pubmed/31226125 http://dx.doi.org/10.1371/journal.pone.0218347 |
work_keys_str_mv | AT balasubramanianp speedandenergyoptimizedquasidelayinsensitiveblockcarrylookaheadadder AT maskelldl speedandenergyoptimizedquasidelayinsensitiveblockcarrylookaheadadder AT mastorakisne speedandenergyoptimizedquasidelayinsensitiveblockcarrylookaheadadder |