Cargando…

A low latency and low power indirect topology for on-chip communication

This paper presents the Hybrid Scalable-Minimized-Butterfly-Fat-Tree (H-SMBFT) topology for on-chip communication. Main aspects of this work are the description of the architectural design and the characteristics as well as a comparative analysis against two established indirect topologies namely Bu...

Descripción completa

Detalles Bibliográficos
Autores principales: Gulzari, Usman Ali, Khan, Sarzamin, Sajid, Muhammad, Anjum, Sheraz, Torres, Frank Sill, Sarjoughian, Hessam, Gani, Abdullah
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Public Library of Science 2019
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6774574/
https://www.ncbi.nlm.nih.gov/pubmed/31577809
http://dx.doi.org/10.1371/journal.pone.0222759
_version_ 1783456104030666752
author Gulzari, Usman Ali
Khan, Sarzamin
Sajid, Muhammad
Anjum, Sheraz
Torres, Frank Sill
Sarjoughian, Hessam
Gani, Abdullah
author_facet Gulzari, Usman Ali
Khan, Sarzamin
Sajid, Muhammad
Anjum, Sheraz
Torres, Frank Sill
Sarjoughian, Hessam
Gani, Abdullah
author_sort Gulzari, Usman Ali
collection PubMed
description This paper presents the Hybrid Scalable-Minimized-Butterfly-Fat-Tree (H-SMBFT) topology for on-chip communication. Main aspects of this work are the description of the architectural design and the characteristics as well as a comparative analysis against two established indirect topologies namely Butterfly-Fat-Tree (BFT) and Scalable-Minimized-Butterfly-Fat-Tree (SMBFT). Simulation results demonstrate that the proposed topology outperforms its predecessors in terms of performance, area and power dissipation. Specifically, it improves the link interconnectivity between routing levels, such that the number of required links isreduced. This results into reduced router complexity and shortened routing paths between any pair of communicating nodes in the network. Moreover, simulation results under synthetic as well as real-world embedded applications workloads reveal that H-SMBFT can reduce the average latency by up-to35.63% and 17.36% compared to BFT and SMBFT, respectively. In addition, the power dissipation of the network can be reduced by up-to33.82% and 19.45%, while energy consumption can be improved byup-to32.91% and 16.83% compared to BFT and SMBFT, respectively.
format Online
Article
Text
id pubmed-6774574
institution National Center for Biotechnology Information
language English
publishDate 2019
publisher Public Library of Science
record_format MEDLINE/PubMed
spelling pubmed-67745742019-10-12 A low latency and low power indirect topology for on-chip communication Gulzari, Usman Ali Khan, Sarzamin Sajid, Muhammad Anjum, Sheraz Torres, Frank Sill Sarjoughian, Hessam Gani, Abdullah PLoS One Research Article This paper presents the Hybrid Scalable-Minimized-Butterfly-Fat-Tree (H-SMBFT) topology for on-chip communication. Main aspects of this work are the description of the architectural design and the characteristics as well as a comparative analysis against two established indirect topologies namely Butterfly-Fat-Tree (BFT) and Scalable-Minimized-Butterfly-Fat-Tree (SMBFT). Simulation results demonstrate that the proposed topology outperforms its predecessors in terms of performance, area and power dissipation. Specifically, it improves the link interconnectivity between routing levels, such that the number of required links isreduced. This results into reduced router complexity and shortened routing paths between any pair of communicating nodes in the network. Moreover, simulation results under synthetic as well as real-world embedded applications workloads reveal that H-SMBFT can reduce the average latency by up-to35.63% and 17.36% compared to BFT and SMBFT, respectively. In addition, the power dissipation of the network can be reduced by up-to33.82% and 19.45%, while energy consumption can be improved byup-to32.91% and 16.83% compared to BFT and SMBFT, respectively. Public Library of Science 2019-10-02 /pmc/articles/PMC6774574/ /pubmed/31577809 http://dx.doi.org/10.1371/journal.pone.0222759 Text en © 2019 Gulzari et al http://creativecommons.org/licenses/by/4.0/ This is an open access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.
spellingShingle Research Article
Gulzari, Usman Ali
Khan, Sarzamin
Sajid, Muhammad
Anjum, Sheraz
Torres, Frank Sill
Sarjoughian, Hessam
Gani, Abdullah
A low latency and low power indirect topology for on-chip communication
title A low latency and low power indirect topology for on-chip communication
title_full A low latency and low power indirect topology for on-chip communication
title_fullStr A low latency and low power indirect topology for on-chip communication
title_full_unstemmed A low latency and low power indirect topology for on-chip communication
title_short A low latency and low power indirect topology for on-chip communication
title_sort low latency and low power indirect topology for on-chip communication
topic Research Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6774574/
https://www.ncbi.nlm.nih.gov/pubmed/31577809
http://dx.doi.org/10.1371/journal.pone.0222759
work_keys_str_mv AT gulzariusmanali alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT khansarzamin alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT sajidmuhammad alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT anjumsheraz alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT torresfranksill alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT sarjoughianhessam alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT ganiabdullah alowlatencyandlowpowerindirecttopologyforonchipcommunication
AT gulzariusmanali lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT khansarzamin lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT sajidmuhammad lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT anjumsheraz lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT torresfranksill lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT sarjoughianhessam lowlatencyandlowpowerindirecttopologyforonchipcommunication
AT ganiabdullah lowlatencyandlowpowerindirecttopologyforonchipcommunication