Cargando…
Stateful Three-Input Logic with Memristive Switches
Memristive switches are able to act as both storage and computing elements, which make them an excellent candidate for beyond-CMOS computing. In this paper, multi-input memristive switch logic is proposed, which enables the function X OR (Y NOR Z) to be performed in a single-step with three memristi...
Autores principales: | , , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group UK
2019
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6787102/ https://www.ncbi.nlm.nih.gov/pubmed/31602003 http://dx.doi.org/10.1038/s41598-019-51039-6 |
_version_ | 1783458191178203136 |
---|---|
author | Siemon, A. Drabinski, R. Schultis, M. J. Hu, X. Linn, E. Heittmann, A. Waser, R. Querlioz, D. Menzel, S. Friedman, J. S. |
author_facet | Siemon, A. Drabinski, R. Schultis, M. J. Hu, X. Linn, E. Heittmann, A. Waser, R. Querlioz, D. Menzel, S. Friedman, J. S. |
author_sort | Siemon, A. |
collection | PubMed |
description | Memristive switches are able to act as both storage and computing elements, which make them an excellent candidate for beyond-CMOS computing. In this paper, multi-input memristive switch logic is proposed, which enables the function X OR (Y NOR Z) to be performed in a single-step with three memristive switches. This ORNOR logic gate increases the capabilities of memristive switches, improving the overall system efficiency of a memristive switch-based computing architecture. Additionally, a computing system architecture and clocking scheme are proposed to further utilize memristive switching for computation. The system architecture is based on a design where multiple computational function blocks are interconnected and controlled by a master clock that synchronizes system data processing and transfer. The clocking steps to perform a full adder with the ORNOR gate are presented along with simulation results using a physics-based model. The full adder function block is integrated into the system architecture to realize a 64-bit full adder, which is also demonstrated through simulation. |
format | Online Article Text |
id | pubmed-6787102 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2019 |
publisher | Nature Publishing Group UK |
record_format | MEDLINE/PubMed |
spelling | pubmed-67871022019-10-17 Stateful Three-Input Logic with Memristive Switches Siemon, A. Drabinski, R. Schultis, M. J. Hu, X. Linn, E. Heittmann, A. Waser, R. Querlioz, D. Menzel, S. Friedman, J. S. Sci Rep Article Memristive switches are able to act as both storage and computing elements, which make them an excellent candidate for beyond-CMOS computing. In this paper, multi-input memristive switch logic is proposed, which enables the function X OR (Y NOR Z) to be performed in a single-step with three memristive switches. This ORNOR logic gate increases the capabilities of memristive switches, improving the overall system efficiency of a memristive switch-based computing architecture. Additionally, a computing system architecture and clocking scheme are proposed to further utilize memristive switching for computation. The system architecture is based on a design where multiple computational function blocks are interconnected and controlled by a master clock that synchronizes system data processing and transfer. The clocking steps to perform a full adder with the ORNOR gate are presented along with simulation results using a physics-based model. The full adder function block is integrated into the system architecture to realize a 64-bit full adder, which is also demonstrated through simulation. Nature Publishing Group UK 2019-10-10 /pmc/articles/PMC6787102/ /pubmed/31602003 http://dx.doi.org/10.1038/s41598-019-51039-6 Text en © The Author(s) 2019 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/. |
spellingShingle | Article Siemon, A. Drabinski, R. Schultis, M. J. Hu, X. Linn, E. Heittmann, A. Waser, R. Querlioz, D. Menzel, S. Friedman, J. S. Stateful Three-Input Logic with Memristive Switches |
title | Stateful Three-Input Logic with Memristive Switches |
title_full | Stateful Three-Input Logic with Memristive Switches |
title_fullStr | Stateful Three-Input Logic with Memristive Switches |
title_full_unstemmed | Stateful Three-Input Logic with Memristive Switches |
title_short | Stateful Three-Input Logic with Memristive Switches |
title_sort | stateful three-input logic with memristive switches |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6787102/ https://www.ncbi.nlm.nih.gov/pubmed/31602003 http://dx.doi.org/10.1038/s41598-019-51039-6 |
work_keys_str_mv | AT siemona statefulthreeinputlogicwithmemristiveswitches AT drabinskir statefulthreeinputlogicwithmemristiveswitches AT schultismj statefulthreeinputlogicwithmemristiveswitches AT hux statefulthreeinputlogicwithmemristiveswitches AT linne statefulthreeinputlogicwithmemristiveswitches AT heittmanna statefulthreeinputlogicwithmemristiveswitches AT waserr statefulthreeinputlogicwithmemristiveswitches AT querliozd statefulthreeinputlogicwithmemristiveswitches AT menzels statefulthreeinputlogicwithmemristiveswitches AT friedmanjs statefulthreeinputlogicwithmemristiveswitches |