Cargando…
Variance Reduction during the Fabrication of Sub-20 nm Si Cylindrical Nanopillars for Vertical Gate-All-Around Metal-Oxide-Semiconductor Field-Effect Transistors
[Image: see text] The variance of sub-20 nm devices is a critical issue for large-scale integrated circuits. In this work, uniform sub-20 nm Si nanopillar (NP) arrays with a reduced diameter variance (to ±0.5 nm) and a cylindrical shape, which can be used for vertical gate-all-around metal-oxide-sem...
Autores principales: | Ye, Shujun, Yamabe, Kikuo, Endoh, Tetsuo |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
American Chemical Society
2019
|
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6921678/ https://www.ncbi.nlm.nih.gov/pubmed/31867504 http://dx.doi.org/10.1021/acsomega.9b02520 |
Ejemplares similares
-
On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
por: Wong, Hei, et al.
Publicado: (2022) -
Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
por: Guerfi, Youssouf, et al.
Publicado: (2016) -
Vertical Gate-All-Around Device Architecture to Improve the Device Performance for Sub-5-nm Technology
por: Noh, Changwoo, et al.
Publicado: (2022) -
Sub-5 nm Gate-Length Monolayer Selenene Transistors
por: Li, Qiang, et al.
Publicado: (2023) -
High‐Density Vertical Transistors with Pitch Size Down to 20 nm
por: Xiao, Zhaojing, et al.
Publicado: (2023)