Cargando…

Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint

Logic functions are the key backbone in electronic circuits for computing applications. Complementary metal‐oxide‐semiconductor (CMOS) logic gates, with both n‐type and p‐type channel transistors, have been to date the dominant building blocks of logic circuitry as they carry obvious advantages over...

Descripción completa

Detalles Bibliográficos
Autores principales: Qi, Shaocheng, Cunha, Joao, Guo, Tian‐Long, Chen, Peiqin, Proietti Zaccaria, Remo, Dai, Mingzhi
Formato: Online Artículo Texto
Lenguaje:English
Publicado: John Wiley and Sons Inc. 2020
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7080509/
https://www.ncbi.nlm.nih.gov/pubmed/32195076
http://dx.doi.org/10.1002/advs.201901224
_version_ 1783508021904670720
author Qi, Shaocheng
Cunha, Joao
Guo, Tian‐Long
Chen, Peiqin
Proietti Zaccaria, Remo
Dai, Mingzhi
author_facet Qi, Shaocheng
Cunha, Joao
Guo, Tian‐Long
Chen, Peiqin
Proietti Zaccaria, Remo
Dai, Mingzhi
author_sort Qi, Shaocheng
collection PubMed
description Logic functions are the key backbone in electronic circuits for computing applications. Complementary metal‐oxide‐semiconductor (CMOS) logic gates, with both n‐type and p‐type channel transistors, have been to date the dominant building blocks of logic circuitry as they carry obvious advantages over other technologies. Important physical limits are however starting to arise, as the transistor‐processing technology has begun to meet scaling‐down difficulties. To address this issue, there is the crucial need for a next‐generation electronics era based on new concepts and designs. In this respect, a single‐type channel multigate MOS transistor (SMG‐MOS) is introduced holding the two important aspects of processing adaptability and low static dissipation of CMOS. Furthermore, the SMG‐MOS approach strongly reduces the footprint down to 40% or even less area needed for current CMOS logic function in the same processing technology node. Logic NAND, NOT, AND, NOR, and OR gates, which typically require a large number of CMOS transistors, can be realized by a single SMG‐MOS transistor. Two functional examples of SMG‐MOS are reported here with their analysis based both on simulations and experiments. The results strongly suggest that SMG‐MOS can represent a facile approach to scale down complex integrated circuits, enabling design flexibility and production rates ramp‐up.
format Online
Article
Text
id pubmed-7080509
institution National Center for Biotechnology Information
language English
publishDate 2020
publisher John Wiley and Sons Inc.
record_format MEDLINE/PubMed
spelling pubmed-70805092020-03-19 Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint Qi, Shaocheng Cunha, Joao Guo, Tian‐Long Chen, Peiqin Proietti Zaccaria, Remo Dai, Mingzhi Adv Sci (Weinh) Full Papers Logic functions are the key backbone in electronic circuits for computing applications. Complementary metal‐oxide‐semiconductor (CMOS) logic gates, with both n‐type and p‐type channel transistors, have been to date the dominant building blocks of logic circuitry as they carry obvious advantages over other technologies. Important physical limits are however starting to arise, as the transistor‐processing technology has begun to meet scaling‐down difficulties. To address this issue, there is the crucial need for a next‐generation electronics era based on new concepts and designs. In this respect, a single‐type channel multigate MOS transistor (SMG‐MOS) is introduced holding the two important aspects of processing adaptability and low static dissipation of CMOS. Furthermore, the SMG‐MOS approach strongly reduces the footprint down to 40% or even less area needed for current CMOS logic function in the same processing technology node. Logic NAND, NOT, AND, NOR, and OR gates, which typically require a large number of CMOS transistors, can be realized by a single SMG‐MOS transistor. Two functional examples of SMG‐MOS are reported here with their analysis based both on simulations and experiments. The results strongly suggest that SMG‐MOS can represent a facile approach to scale down complex integrated circuits, enabling design flexibility and production rates ramp‐up. John Wiley and Sons Inc. 2020-01-24 /pmc/articles/PMC7080509/ /pubmed/32195076 http://dx.doi.org/10.1002/advs.201901224 Text en © 2020 The Authors. Published by WILEY‐VCH Verlag GmbH & Co. KGaA, Weinheim This is an open access article under the terms of the http://creativecommons.org/licenses/by/4.0/ License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.
spellingShingle Full Papers
Qi, Shaocheng
Cunha, Joao
Guo, Tian‐Long
Chen, Peiqin
Proietti Zaccaria, Remo
Dai, Mingzhi
Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title_full Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title_fullStr Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title_full_unstemmed Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title_short Bottom‐Gate Approach for All Basic Logic Gates Implementation by a Single‐Type IGZO‐Based MOS Transistor with Reduced Footprint
title_sort bottom‐gate approach for all basic logic gates implementation by a single‐type igzo‐based mos transistor with reduced footprint
topic Full Papers
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7080509/
https://www.ncbi.nlm.nih.gov/pubmed/32195076
http://dx.doi.org/10.1002/advs.201901224
work_keys_str_mv AT qishaocheng bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint
AT cunhajoao bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint
AT guotianlong bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint
AT chenpeiqin bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint
AT proiettizaccariaremo bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint
AT daimingzhi bottomgateapproachforallbasiclogicgatesimplementationbyasingletypeigzobasedmostransistorwithreducedfootprint