Cargando…
Analysis and Design of Integrated Blocks for a 6.25 GHz Spacefibre PLL
The design of a Phase-Locked Loop (PLL) to generate the clock reference for the new Spacefibre standard is presented in this paper. Spacefibre has been recently released by the European Space Agency (ESA) and supports up to 6.25 Gbps for on-board satellite communications. Taking as a starting point...
Autores principales: | Mestice, Marco, Neri, Bruno, Ciarpi, Gabriele, Saponara, Sergio |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7411804/ https://www.ncbi.nlm.nih.gov/pubmed/32707677 http://dx.doi.org/10.3390/s20144013 |
Ejemplares similares
-
Analysis and Comparison of Rad-Hard Ring and LC-Tank Controlled Oscillators in 65 nm for SpaceFibre Applications †
por: Monda, Danilo, et al.
Publicado: (2020) -
PLL performance: simulation and design
por: Banerjee, Dean
Publicado: (2006) -
Broadcast Propagation Time in SpaceFibre Networks with Various Types of Spatial Redundancy
por: Olenev, Valentin, et al.
Publicado: (2023) -
CMOS PLL Synthesizers: Analysis and Design
por: Shu, Keliu, et al.
Publicado: (2005) -
Digital PLL frequency synthesizers: theory and design
por: Rohde, Ulrich L
Publicado: (1983)