Cargando…
A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System
In this article, a highly reliable radio frequency (RF) wake-up receiver (WuRx) is presented for electronic toll collection (ETC) applications. An intelligent digital controller (IDC) is proposed as the final stage for improving WuRx reliability and replacing complex analog blocks. With IDC, high re...
Autores principales: | , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7412255/ https://www.ncbi.nlm.nih.gov/pubmed/32707685 http://dx.doi.org/10.3390/s20144012 |
_version_ | 1783568565848244224 |
---|---|
author | Ali, Imran Asif, Muhammad Rehman, Muhammad Riaz Ur Khan, Danial Yingge, Huo Kim, Sung Jin Pu, YoungGun Yoo, Sang-Sun Lee, Kang-Yoon |
author_facet | Ali, Imran Asif, Muhammad Rehman, Muhammad Riaz Ur Khan, Danial Yingge, Huo Kim, Sung Jin Pu, YoungGun Yoo, Sang-Sun Lee, Kang-Yoon |
author_sort | Ali, Imran |
collection | PubMed |
description | In this article, a highly reliable radio frequency (RF) wake-up receiver (WuRx) is presented for electronic toll collection (ETC) applications. An intelligent digital controller (IDC) is proposed as the final stage for improving WuRx reliability and replacing complex analog blocks. With IDC, high reliability and accuracy are achieved by sensing and ensuring the successive, configurable number of wake-up signal cycles before enabling power-hungry RF transceiver. The IDC and range communication (RC) oscillator current consumption is reduced by a presented self-hibernation technique during the non-wake-up period. For accommodating wake-up signal frequency variation and enhancing WuRx accuracy, a digital hysteresis is incorporated. To avoid uncertain conditions during poor and false wake-up, a watch-dog timer for IDC self-recovery is integrated. During wake-up, the digital controller consumes 34.62 nW power and draws 38.47 nA current from a 0.9 V supply. In self-hibernation mode, its current reduces to 9.7 nA. It is fully synthesizable and needs 809 gates for its implementation in a 130 nm CMOS process with a 94 × 82 µm(2) area. The WuRx measured power consumption is 2.48 µW, has −46 dBm sensitivity, and a 0.484 mm² chip area. |
format | Online Article Text |
id | pubmed-7412255 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2020 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-74122552020-08-17 A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System Ali, Imran Asif, Muhammad Rehman, Muhammad Riaz Ur Khan, Danial Yingge, Huo Kim, Sung Jin Pu, YoungGun Yoo, Sang-Sun Lee, Kang-Yoon Sensors (Basel) Article In this article, a highly reliable radio frequency (RF) wake-up receiver (WuRx) is presented for electronic toll collection (ETC) applications. An intelligent digital controller (IDC) is proposed as the final stage for improving WuRx reliability and replacing complex analog blocks. With IDC, high reliability and accuracy are achieved by sensing and ensuring the successive, configurable number of wake-up signal cycles before enabling power-hungry RF transceiver. The IDC and range communication (RC) oscillator current consumption is reduced by a presented self-hibernation technique during the non-wake-up period. For accommodating wake-up signal frequency variation and enhancing WuRx accuracy, a digital hysteresis is incorporated. To avoid uncertain conditions during poor and false wake-up, a watch-dog timer for IDC self-recovery is integrated. During wake-up, the digital controller consumes 34.62 nW power and draws 38.47 nA current from a 0.9 V supply. In self-hibernation mode, its current reduces to 9.7 nA. It is fully synthesizable and needs 809 gates for its implementation in a 130 nm CMOS process with a 94 × 82 µm(2) area. The WuRx measured power consumption is 2.48 µW, has −46 dBm sensitivity, and a 0.484 mm² chip area. MDPI 2020-07-19 /pmc/articles/PMC7412255/ /pubmed/32707685 http://dx.doi.org/10.3390/s20144012 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Ali, Imran Asif, Muhammad Rehman, Muhammad Riaz Ur Khan, Danial Yingge, Huo Kim, Sung Jin Pu, YoungGun Yoo, Sang-Sun Lee, Kang-Yoon A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title | A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title_full | A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title_fullStr | A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title_full_unstemmed | A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title_short | A Highly Reliable, 5.8 GHz DSRC Wake-Up Receiver with an Intelligent Digital Controller for an ETC System |
title_sort | highly reliable, 5.8 ghz dsrc wake-up receiver with an intelligent digital controller for an etc system |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7412255/ https://www.ncbi.nlm.nih.gov/pubmed/32707685 http://dx.doi.org/10.3390/s20144012 |
work_keys_str_mv | AT aliimran ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT asifmuhammad ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT rehmanmuhammadriazur ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT khandanial ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT yinggehuo ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT kimsungjin ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT puyounggun ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT yoosangsun ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT leekangyoon ahighlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT aliimran highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT asifmuhammad highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT rehmanmuhammadriazur highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT khandanial highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT yinggehuo highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT kimsungjin highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT puyounggun highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT yoosangsun highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem AT leekangyoon highlyreliable58ghzdsrcwakeupreceiverwithanintelligentdigitalcontrollerforanetcsystem |