Cargando…

A Low Power Sigma-Delta Modulator with Hybrid Architecture

Analogue-to-digital converters (ADC) using oversampling technology and the Σ-∆ modulation mechanism are widely applied in digital audio systems. This paper presents an audio modulator with high accuracy and low power consumption by using a discrete second-order feedforward structure. A 5-bit success...

Descripción completa

Detalles Bibliográficos
Autores principales: An, Shengbiao, Xia, Shuang, Ma, Yue, Ghani, Arfan, See, Chan Hwang, Abd-Alhameed, Raed A., Niu, Chuanfeng, Yang, Ruixia
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2020
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7571000/
https://www.ncbi.nlm.nih.gov/pubmed/32948053
http://dx.doi.org/10.3390/s20185309
_version_ 1783597075769851904
author An, Shengbiao
Xia, Shuang
Ma, Yue
Ghani, Arfan
See, Chan Hwang
Abd-Alhameed, Raed A.
Niu, Chuanfeng
Yang, Ruixia
author_facet An, Shengbiao
Xia, Shuang
Ma, Yue
Ghani, Arfan
See, Chan Hwang
Abd-Alhameed, Raed A.
Niu, Chuanfeng
Yang, Ruixia
author_sort An, Shengbiao
collection PubMed
description Analogue-to-digital converters (ADC) using oversampling technology and the Σ-∆ modulation mechanism are widely applied in digital audio systems. This paper presents an audio modulator with high accuracy and low power consumption by using a discrete second-order feedforward structure. A 5-bit successive approximation register (SAR) quantizer is integrated into the chip, which reduces the number of comparators and the power consumption of the quantizer compared with flash ADC-type quantizers. An analogue passive adder is used to sum the input signals and it is embedded in a SAR ADC composed of a capacitor array and a dynamic comparator which has no static power consumption. To validate the design concept, the designed modulator is developed in a 180 nm CMOS process. The peak signal to noise distortion ratio (SNDR) is calculated as 106 dB and the total power consumption of the chip is recorded as 3.654 mW at the chip supply voltage of 1.8 V. The input sine wave of 0 to 25 kHz is sampled at a sampling frequency of 3.2 Ms/s. Moreover, the results achieve a 16-bit effective number of bits (ENOB) when the amplitude of the input signal is varied between 0.15 and 1.65 V. By comparing with other modulators which were realized by a 180 nm CMOS process, the proposed architecture outperforms with lower power consumption.
format Online
Article
Text
id pubmed-7571000
institution National Center for Biotechnology Information
language English
publishDate 2020
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-75710002020-10-28 A Low Power Sigma-Delta Modulator with Hybrid Architecture An, Shengbiao Xia, Shuang Ma, Yue Ghani, Arfan See, Chan Hwang Abd-Alhameed, Raed A. Niu, Chuanfeng Yang, Ruixia Sensors (Basel) Article Analogue-to-digital converters (ADC) using oversampling technology and the Σ-∆ modulation mechanism are widely applied in digital audio systems. This paper presents an audio modulator with high accuracy and low power consumption by using a discrete second-order feedforward structure. A 5-bit successive approximation register (SAR) quantizer is integrated into the chip, which reduces the number of comparators and the power consumption of the quantizer compared with flash ADC-type quantizers. An analogue passive adder is used to sum the input signals and it is embedded in a SAR ADC composed of a capacitor array and a dynamic comparator which has no static power consumption. To validate the design concept, the designed modulator is developed in a 180 nm CMOS process. The peak signal to noise distortion ratio (SNDR) is calculated as 106 dB and the total power consumption of the chip is recorded as 3.654 mW at the chip supply voltage of 1.8 V. The input sine wave of 0 to 25 kHz is sampled at a sampling frequency of 3.2 Ms/s. Moreover, the results achieve a 16-bit effective number of bits (ENOB) when the amplitude of the input signal is varied between 0.15 and 1.65 V. By comparing with other modulators which were realized by a 180 nm CMOS process, the proposed architecture outperforms with lower power consumption. MDPI 2020-09-16 /pmc/articles/PMC7571000/ /pubmed/32948053 http://dx.doi.org/10.3390/s20185309 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
An, Shengbiao
Xia, Shuang
Ma, Yue
Ghani, Arfan
See, Chan Hwang
Abd-Alhameed, Raed A.
Niu, Chuanfeng
Yang, Ruixia
A Low Power Sigma-Delta Modulator with Hybrid Architecture
title A Low Power Sigma-Delta Modulator with Hybrid Architecture
title_full A Low Power Sigma-Delta Modulator with Hybrid Architecture
title_fullStr A Low Power Sigma-Delta Modulator with Hybrid Architecture
title_full_unstemmed A Low Power Sigma-Delta Modulator with Hybrid Architecture
title_short A Low Power Sigma-Delta Modulator with Hybrid Architecture
title_sort low power sigma-delta modulator with hybrid architecture
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7571000/
https://www.ncbi.nlm.nih.gov/pubmed/32948053
http://dx.doi.org/10.3390/s20185309
work_keys_str_mv AT anshengbiao alowpowersigmadeltamodulatorwithhybridarchitecture
AT xiashuang alowpowersigmadeltamodulatorwithhybridarchitecture
AT mayue alowpowersigmadeltamodulatorwithhybridarchitecture
AT ghaniarfan alowpowersigmadeltamodulatorwithhybridarchitecture
AT seechanhwang alowpowersigmadeltamodulatorwithhybridarchitecture
AT abdalhameedraeda alowpowersigmadeltamodulatorwithhybridarchitecture
AT niuchuanfeng alowpowersigmadeltamodulatorwithhybridarchitecture
AT yangruixia alowpowersigmadeltamodulatorwithhybridarchitecture
AT anshengbiao lowpowersigmadeltamodulatorwithhybridarchitecture
AT xiashuang lowpowersigmadeltamodulatorwithhybridarchitecture
AT mayue lowpowersigmadeltamodulatorwithhybridarchitecture
AT ghaniarfan lowpowersigmadeltamodulatorwithhybridarchitecture
AT seechanhwang lowpowersigmadeltamodulatorwithhybridarchitecture
AT abdalhameedraeda lowpowersigmadeltamodulatorwithhybridarchitecture
AT niuchuanfeng lowpowersigmadeltamodulatorwithhybridarchitecture
AT yangruixia lowpowersigmadeltamodulatorwithhybridarchitecture