Cargando…

Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs

The junctionless field-effect transistor (JLFET) compact model using the model parameters extracted from the LETI-UTSOI (version 2.1) model was proposed to perform circuit simulation considering the electrical coupling between the stacked JLFETs of a monolithic 3D integrated circuit (M3DIC) composed...

Descripción completa

Detalles Bibliográficos
Autores principales: Ahn, Tae Jun, Yu, Yun Seop
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2020
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7598614/
https://www.ncbi.nlm.nih.gov/pubmed/32987731
http://dx.doi.org/10.3390/mi11100887
_version_ 1783602661688344576
author Ahn, Tae Jun
Yu, Yun Seop
author_facet Ahn, Tae Jun
Yu, Yun Seop
author_sort Ahn, Tae Jun
collection PubMed
description The junctionless field-effect transistor (JLFET) compact model using the model parameters extracted from the LETI-UTSOI (version 2.1) model was proposed to perform circuit simulation considering the electrical coupling between the stacked JLFETs of a monolithic 3D integrated circuit (M3DIC) composed of JLFETs (M3DIC-JLFET). We validated the model by extracting the model parameters and comparing the simulation results of the technology computer-aided design and the Synopsys HSPICE circuit simulator. The performance of the M3DIC-JLFET was compared with that of the M3DIC composed of MOSFETs (M3DIC-MOSFET). The performance of a fan-out-3 ring oscillator with M3DIC-JLFET varied by less than 3% compared to that with M3DIC-MOSFET. The performances of ring oscillators of M3DIC-JLFET and M3DIC-MOSFET were almost the same. We simulated the performances of M3DICs such as an inverter, a NAND, a NOR, a 2 × 1 multiplexer, and a D flip-flop. The overall performance of the M3DIC-MOSFET was slightly better than that of the M3DIC-JLFET.
format Online
Article
Text
id pubmed-7598614
institution National Center for Biotechnology Information
language English
publishDate 2020
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-75986142020-10-31 Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs Ahn, Tae Jun Yu, Yun Seop Micromachines (Basel) Article The junctionless field-effect transistor (JLFET) compact model using the model parameters extracted from the LETI-UTSOI (version 2.1) model was proposed to perform circuit simulation considering the electrical coupling between the stacked JLFETs of a monolithic 3D integrated circuit (M3DIC) composed of JLFETs (M3DIC-JLFET). We validated the model by extracting the model parameters and comparing the simulation results of the technology computer-aided design and the Synopsys HSPICE circuit simulator. The performance of the M3DIC-JLFET was compared with that of the M3DIC composed of MOSFETs (M3DIC-MOSFET). The performance of a fan-out-3 ring oscillator with M3DIC-JLFET varied by less than 3% compared to that with M3DIC-MOSFET. The performances of ring oscillators of M3DIC-JLFET and M3DIC-MOSFET were almost the same. We simulated the performances of M3DICs such as an inverter, a NAND, a NOR, a 2 × 1 multiplexer, and a D flip-flop. The overall performance of the M3DIC-MOSFET was slightly better than that of the M3DIC-JLFET. MDPI 2020-09-24 /pmc/articles/PMC7598614/ /pubmed/32987731 http://dx.doi.org/10.3390/mi11100887 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Ahn, Tae Jun
Yu, Yun Seop
Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title_full Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title_fullStr Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title_full_unstemmed Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title_short Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
title_sort circuit simulation considering electrical coupling in monolithic 3d logics with junctionless fets
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7598614/
https://www.ncbi.nlm.nih.gov/pubmed/32987731
http://dx.doi.org/10.3390/mi11100887
work_keys_str_mv AT ahntaejun circuitsimulationconsideringelectricalcouplinginmonolithic3dlogicswithjunctionlessfets
AT yuyunseop circuitsimulationconsideringelectricalcouplinginmonolithic3dlogicswithjunctionlessfets