Cargando…
High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer
Metal-oxide thin-film transistors (TFTs) have been implanted for a display panel, but further mobility improvement is required for future applications. In this study, excellent performance was observed for top-gate coplanar binary SnO(2) TFTs, with a high field-effect mobility (μ(FE)) of 136 cm(2)/V...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7694091/ https://www.ncbi.nlm.nih.gov/pubmed/33126463 http://dx.doi.org/10.3390/nano10112145 |
_version_ | 1783614896857939968 |
---|---|
author | Yen, Te Jui Chin, Albert Gritsenko, Vladimir |
author_facet | Yen, Te Jui Chin, Albert Gritsenko, Vladimir |
author_sort | Yen, Te Jui |
collection | PubMed |
description | Metal-oxide thin-film transistors (TFTs) have been implanted for a display panel, but further mobility improvement is required for future applications. In this study, excellent performance was observed for top-gate coplanar binary SnO(2) TFTs, with a high field-effect mobility (μ(FE)) of 136 cm(2)/Vs, a large on-current/off-current (I(ON)/I(OFF)) of 1.5 × 10(8), and steep subthreshold slopes of 108 mV/dec. Here, μ(FE) represents the maximum among the top-gate TFTs made on an amorphous SiO(2) substrate, with a maximum process temperature of ≤ 400 °C. In contrast to a bottom-gate device, a top-gate device is the standard structure for monolithic integrated circuits (ICs). Such a superb device integrity was achieved by using an ultra-thin SnO(2) channel layer of 4.5 nm and an HfO(2) gate dielectric with a 3 nm SiO(2) interfacial layer between the SnO(2) and HfO(2). The inserted SiO(2) layer is crucial for decreasing the charged defect scattering in the HfO(2) and HfO(2)/SnO(2) interfaces to increase the mobility. Such high μ(FE), large I(ON), and low I(OFF) top-gate SnO(2) devices with a coplanar structure are important for display, dynamic random-access memory, and monolithic three-dimensional ICs. |
format | Online Article Text |
id | pubmed-7694091 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2020 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-76940912020-11-28 High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer Yen, Te Jui Chin, Albert Gritsenko, Vladimir Nanomaterials (Basel) Article Metal-oxide thin-film transistors (TFTs) have been implanted for a display panel, but further mobility improvement is required for future applications. In this study, excellent performance was observed for top-gate coplanar binary SnO(2) TFTs, with a high field-effect mobility (μ(FE)) of 136 cm(2)/Vs, a large on-current/off-current (I(ON)/I(OFF)) of 1.5 × 10(8), and steep subthreshold slopes of 108 mV/dec. Here, μ(FE) represents the maximum among the top-gate TFTs made on an amorphous SiO(2) substrate, with a maximum process temperature of ≤ 400 °C. In contrast to a bottom-gate device, a top-gate device is the standard structure for monolithic integrated circuits (ICs). Such a superb device integrity was achieved by using an ultra-thin SnO(2) channel layer of 4.5 nm and an HfO(2) gate dielectric with a 3 nm SiO(2) interfacial layer between the SnO(2) and HfO(2). The inserted SiO(2) layer is crucial for decreasing the charged defect scattering in the HfO(2) and HfO(2)/SnO(2) interfaces to increase the mobility. Such high μ(FE), large I(ON), and low I(OFF) top-gate SnO(2) devices with a coplanar structure are important for display, dynamic random-access memory, and monolithic three-dimensional ICs. MDPI 2020-10-28 /pmc/articles/PMC7694091/ /pubmed/33126463 http://dx.doi.org/10.3390/nano10112145 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Yen, Te Jui Chin, Albert Gritsenko, Vladimir High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title | High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title_full | High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title_fullStr | High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title_full_unstemmed | High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title_short | High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer |
title_sort | high-performance top-gate thin-film transistor with an ultra-thin channel layer |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7694091/ https://www.ncbi.nlm.nih.gov/pubmed/33126463 http://dx.doi.org/10.3390/nano10112145 |
work_keys_str_mv | AT yentejui highperformancetopgatethinfilmtransistorwithanultrathinchannellayer AT chinalbert highperformancetopgatethinfilmtransistorwithanultrathinchannellayer AT gritsenkovladimir highperformancetopgatethinfilmtransistorwithanultrathinchannellayer |