Cargando…

Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric

For high-speed and large-area active-matrix displays, metal-oxide thin-film transistors (TFTs) with high field-effect mobility, stability, and good uniformity are essential. Moreover, reducing the RC delay is also important to achieve high-speed operation, which is induced by the parasitic capacitan...

Descripción completa

Detalles Bibliográficos
Autores principales: Choi, Seungbeom, Song, Seungho, Kim, Taegyu, Shin, Jae Cheol, Jo, Jeong-Wan, Park, Sung Kyu, Kim, Yong-Hoon
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2020
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7760921/
https://www.ncbi.nlm.nih.gov/pubmed/33255690
http://dx.doi.org/10.3390/mi11121035
_version_ 1783627446700998656
author Choi, Seungbeom
Song, Seungho
Kim, Taegyu
Shin, Jae Cheol
Jo, Jeong-Wan
Park, Sung Kyu
Kim, Yong-Hoon
author_facet Choi, Seungbeom
Song, Seungho
Kim, Taegyu
Shin, Jae Cheol
Jo, Jeong-Wan
Park, Sung Kyu
Kim, Yong-Hoon
author_sort Choi, Seungbeom
collection PubMed
description For high-speed and large-area active-matrix displays, metal-oxide thin-film transistors (TFTs) with high field-effect mobility, stability, and good uniformity are essential. Moreover, reducing the RC delay is also important to achieve high-speed operation, which is induced by the parasitic capacitance formed between the source/drain (S/D) and the gate electrodes. From this perspective, self-aligned top-gate oxide TFTs can provide advantages such as a low parasitic capacitance for high-speed displays due to minimized overlap between the S/D and the gate electrodes. Here, we demonstrate self-aligned top-gate oxide TFTs using a solution-processed indium-gallium-zinc-oxide (IGZO) channel and crosslinked poly(4-vinylphenol) (PVP) gate dielectric layers. By applying a selective Ar plasma treatment on the IGZO channel, low-resistance IGZO regions could be formed, having a sheet resistance value of ~20.6 kΩ/sq., which can act as the homojunction S/D contacts in the top-gate IGZO TFTs. The fabricated self-aligned top-gate IGZO TFTs exhibited a field-effect mobility of 3.93 cm(2)/Vs and on/off ratio of ~10(6), which are comparable to those fabricated using a bottom-gate structure. Furthermore, we also demonstrated self-aligned top-gate TFTs using electrospun indium-gallium-oxide (IGO) nanowires (NWs) as a channel layer. The IGO NW TFTs exhibited a field-effect mobility of 0.03 cm(2)/Vs and an on/off ratio of >10(5). The results demonstrate that the Ar plasma treatment for S/D contact formation and the solution-processed PVP gate dielectric can be implemented in realizing self-aligned top-gate oxide TFTs.
format Online
Article
Text
id pubmed-7760921
institution National Center for Biotechnology Information
language English
publishDate 2020
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-77609212020-12-26 Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric Choi, Seungbeom Song, Seungho Kim, Taegyu Shin, Jae Cheol Jo, Jeong-Wan Park, Sung Kyu Kim, Yong-Hoon Micromachines (Basel) Article For high-speed and large-area active-matrix displays, metal-oxide thin-film transistors (TFTs) with high field-effect mobility, stability, and good uniformity are essential. Moreover, reducing the RC delay is also important to achieve high-speed operation, which is induced by the parasitic capacitance formed between the source/drain (S/D) and the gate electrodes. From this perspective, self-aligned top-gate oxide TFTs can provide advantages such as a low parasitic capacitance for high-speed displays due to minimized overlap between the S/D and the gate electrodes. Here, we demonstrate self-aligned top-gate oxide TFTs using a solution-processed indium-gallium-zinc-oxide (IGZO) channel and crosslinked poly(4-vinylphenol) (PVP) gate dielectric layers. By applying a selective Ar plasma treatment on the IGZO channel, low-resistance IGZO regions could be formed, having a sheet resistance value of ~20.6 kΩ/sq., which can act as the homojunction S/D contacts in the top-gate IGZO TFTs. The fabricated self-aligned top-gate IGZO TFTs exhibited a field-effect mobility of 3.93 cm(2)/Vs and on/off ratio of ~10(6), which are comparable to those fabricated using a bottom-gate structure. Furthermore, we also demonstrated self-aligned top-gate TFTs using electrospun indium-gallium-oxide (IGO) nanowires (NWs) as a channel layer. The IGO NW TFTs exhibited a field-effect mobility of 0.03 cm(2)/Vs and an on/off ratio of >10(5). The results demonstrate that the Ar plasma treatment for S/D contact formation and the solution-processed PVP gate dielectric can be implemented in realizing self-aligned top-gate oxide TFTs. MDPI 2020-11-25 /pmc/articles/PMC7760921/ /pubmed/33255690 http://dx.doi.org/10.3390/mi11121035 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Choi, Seungbeom
Song, Seungho
Kim, Taegyu
Shin, Jae Cheol
Jo, Jeong-Wan
Park, Sung Kyu
Kim, Yong-Hoon
Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title_full Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title_fullStr Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title_full_unstemmed Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title_short Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
title_sort self-aligned top-gate metal-oxide thin-film transistors using a solution-processed polymer gate dielectric
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7760921/
https://www.ncbi.nlm.nih.gov/pubmed/33255690
http://dx.doi.org/10.3390/mi11121035
work_keys_str_mv AT choiseungbeom selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT songseungho selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT kimtaegyu selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT shinjaecheol selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT jojeongwan selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT parksungkyu selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric
AT kimyonghoon selfalignedtopgatemetaloxidethinfilmtransistorsusingasolutionprocessedpolymergatedielectric