Cargando…
Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer
Implementing high-performance n- and p-type thin-film transistors (TFTs) for monolithic three-dimensional (3D) integrated circuit (IC) and low-DC-power display is crucial. To achieve these goals, a top-gate transistor is preferred to a conventional bottom-gate structure. However, achieving high-perf...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7823917/ https://www.ncbi.nlm.nih.gov/pubmed/33401635 http://dx.doi.org/10.3390/nano11010092 |
_version_ | 1783639950742257664 |
---|---|
author | Yen, Te Jui Chin, Albert Gritsenko, Vladimir |
author_facet | Yen, Te Jui Chin, Albert Gritsenko, Vladimir |
author_sort | Yen, Te Jui |
collection | PubMed |
description | Implementing high-performance n- and p-type thin-film transistors (TFTs) for monolithic three-dimensional (3D) integrated circuit (IC) and low-DC-power display is crucial. To achieve these goals, a top-gate transistor is preferred to a conventional bottom-gate structure. However, achieving high-performance top-gate p-TFT with good hole field-effect mobility (μ(FE)) and large on-current/off-current (I(ON)/I(OFF)) is challenging. In this report, coplanar top-gate nanosheet SnO p-TFT with high μ(FE) of 4.4 cm(2)/Vs, large I(ON)/I(OFF) of 1.2 × 10(5), and sharp transistor’s turn-on subthreshold slopes (SS) of 526 mV/decade were achieved simultaneously. Secondary ion mass spectrometry analysis revealed that the excellent device integrity was strongly related to process temperature, because the HfO(2)/SnO interface and related μ(FE) were degraded by Sn and Hf inter-diffusion at an elevated temperature due to weak Sn–O bond enthalpy. Oxygen content during process is also crucial because the hole-conductive p-type SnO channel is oxidized into oxygen-rich n-type SnO(2) to demote the device performance. The hole μ(FE), I(ON)/I(OFF), and SS values obtained in this study are the best-reported data to date for top-gate p-TFT device, thus facilitating the development of monolithic 3D ICs on the backend dielectric of IC chips. |
format | Online Article Text |
id | pubmed-7823917 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-78239172021-01-24 Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer Yen, Te Jui Chin, Albert Gritsenko, Vladimir Nanomaterials (Basel) Article Implementing high-performance n- and p-type thin-film transistors (TFTs) for monolithic three-dimensional (3D) integrated circuit (IC) and low-DC-power display is crucial. To achieve these goals, a top-gate transistor is preferred to a conventional bottom-gate structure. However, achieving high-performance top-gate p-TFT with good hole field-effect mobility (μ(FE)) and large on-current/off-current (I(ON)/I(OFF)) is challenging. In this report, coplanar top-gate nanosheet SnO p-TFT with high μ(FE) of 4.4 cm(2)/Vs, large I(ON)/I(OFF) of 1.2 × 10(5), and sharp transistor’s turn-on subthreshold slopes (SS) of 526 mV/decade were achieved simultaneously. Secondary ion mass spectrometry analysis revealed that the excellent device integrity was strongly related to process temperature, because the HfO(2)/SnO interface and related μ(FE) were degraded by Sn and Hf inter-diffusion at an elevated temperature due to weak Sn–O bond enthalpy. Oxygen content during process is also crucial because the hole-conductive p-type SnO channel is oxidized into oxygen-rich n-type SnO(2) to demote the device performance. The hole μ(FE), I(ON)/I(OFF), and SS values obtained in this study are the best-reported data to date for top-gate p-TFT device, thus facilitating the development of monolithic 3D ICs on the backend dielectric of IC chips. MDPI 2021-01-03 /pmc/articles/PMC7823917/ /pubmed/33401635 http://dx.doi.org/10.3390/nano11010092 Text en © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Yen, Te Jui Chin, Albert Gritsenko, Vladimir Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title | Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title_full | Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title_fullStr | Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title_full_unstemmed | Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title_short | Exceedingly High Performance Top-Gate P-Type SnO Thin Film Transistor with a Nanometer Scale Channel Layer |
title_sort | exceedingly high performance top-gate p-type sno thin film transistor with a nanometer scale channel layer |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7823917/ https://www.ncbi.nlm.nih.gov/pubmed/33401635 http://dx.doi.org/10.3390/nano11010092 |
work_keys_str_mv | AT yentejui exceedinglyhighperformancetopgateptypesnothinfilmtransistorwithananometerscalechannellayer AT chinalbert exceedinglyhighperformancetopgateptypesnothinfilmtransistorwithananometerscalechannellayer AT gritsenkovladimir exceedinglyhighperformancetopgateptypesnothinfilmtransistorwithananometerscalechannellayer |