Cargando…
Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices
In this paper, the optimizations of vertically-stacked horizontal gate-all-around (GAA) Si nanosheet (NS) transistors on bulk Si substrate are systemically investigated. The release process of NS channels was firstly optimized to achieve uniform device structures. An over 100:1 selective wet-etch ra...
Autores principales: | , , , , , , , , , , , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7998492/ https://www.ncbi.nlm.nih.gov/pubmed/33808024 http://dx.doi.org/10.3390/nano11030646 |
_version_ | 1783670564776312832 |
---|---|
author | Zhang, Qingzhu Gu, Jie Xu, Renren Cao, Lei Li, Junjie Wu, Zhenhua Wang, Guilei Yao, Jiaxin Zhang, Zhaohao Xiang, Jinjuan He, Xiaobin Kong, Zhenzhen Yang, Hong Tian, Jiajia Xu, Gaobo Mao, Shujuan Radamson, Henry H. Yin, Huaxiang Luo, Jun |
author_facet | Zhang, Qingzhu Gu, Jie Xu, Renren Cao, Lei Li, Junjie Wu, Zhenhua Wang, Guilei Yao, Jiaxin Zhang, Zhaohao Xiang, Jinjuan He, Xiaobin Kong, Zhenzhen Yang, Hong Tian, Jiajia Xu, Gaobo Mao, Shujuan Radamson, Henry H. Yin, Huaxiang Luo, Jun |
author_sort | Zhang, Qingzhu |
collection | PubMed |
description | In this paper, the optimizations of vertically-stacked horizontal gate-all-around (GAA) Si nanosheet (NS) transistors on bulk Si substrate are systemically investigated. The release process of NS channels was firstly optimized to achieve uniform device structures. An over 100:1 selective wet-etch ratio of GeSi to Si layer was achieved for GeSi/Si stacks samples with different GeSi thickness (5 nm, 10 nm, and 20 nm) or annealing temperatures (≤900 °C). Furthermore, the influence of ground-plane (GP) doping in Si sub-fin region to improve electrical characteristics of devices was carefully investigated by experiment and simulations. The subthreshold characteristics of n-type devices were greatly improved with the increase of GP doping doses. However, the p-type devices initially were improved and then deteriorated with the increase of GP doping doses, and they demonstrated the best electrical characteristics with the GP doping concentrations of about 1 × 10(18) cm(−3), which was also confirmed by technical computer aided design (TCAD) simulation results. Finally, 4 stacked GAA Si NS channels with 6 nm in thickness and 30 nm in width were firstly fabricated on bulk substrate, and the performance of the stacked GAA Si NS devices achieved a larger I(ON)/I(OFF) ratio (3.15 × 10(5)) and smaller values of Subthreshold swings (SSs) (71.2 (N)/78.7 (P) mV/dec) and drain-induced barrier lowering (DIBLs) (9 (N)/22 (P) mV/V) by the optimization of suppression of parasitic channels and device’s structure. |
format | Online Article Text |
id | pubmed-7998492 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-79984922021-03-28 Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices Zhang, Qingzhu Gu, Jie Xu, Renren Cao, Lei Li, Junjie Wu, Zhenhua Wang, Guilei Yao, Jiaxin Zhang, Zhaohao Xiang, Jinjuan He, Xiaobin Kong, Zhenzhen Yang, Hong Tian, Jiajia Xu, Gaobo Mao, Shujuan Radamson, Henry H. Yin, Huaxiang Luo, Jun Nanomaterials (Basel) Article In this paper, the optimizations of vertically-stacked horizontal gate-all-around (GAA) Si nanosheet (NS) transistors on bulk Si substrate are systemically investigated. The release process of NS channels was firstly optimized to achieve uniform device structures. An over 100:1 selective wet-etch ratio of GeSi to Si layer was achieved for GeSi/Si stacks samples with different GeSi thickness (5 nm, 10 nm, and 20 nm) or annealing temperatures (≤900 °C). Furthermore, the influence of ground-plane (GP) doping in Si sub-fin region to improve electrical characteristics of devices was carefully investigated by experiment and simulations. The subthreshold characteristics of n-type devices were greatly improved with the increase of GP doping doses. However, the p-type devices initially were improved and then deteriorated with the increase of GP doping doses, and they demonstrated the best electrical characteristics with the GP doping concentrations of about 1 × 10(18) cm(−3), which was also confirmed by technical computer aided design (TCAD) simulation results. Finally, 4 stacked GAA Si NS channels with 6 nm in thickness and 30 nm in width were firstly fabricated on bulk substrate, and the performance of the stacked GAA Si NS devices achieved a larger I(ON)/I(OFF) ratio (3.15 × 10(5)) and smaller values of Subthreshold swings (SSs) (71.2 (N)/78.7 (P) mV/dec) and drain-induced barrier lowering (DIBLs) (9 (N)/22 (P) mV/V) by the optimization of suppression of parasitic channels and device’s structure. MDPI 2021-03-05 /pmc/articles/PMC7998492/ /pubmed/33808024 http://dx.doi.org/10.3390/nano11030646 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) ). |
spellingShingle | Article Zhang, Qingzhu Gu, Jie Xu, Renren Cao, Lei Li, Junjie Wu, Zhenhua Wang, Guilei Yao, Jiaxin Zhang, Zhaohao Xiang, Jinjuan He, Xiaobin Kong, Zhenzhen Yang, Hong Tian, Jiajia Xu, Gaobo Mao, Shujuan Radamson, Henry H. Yin, Huaxiang Luo, Jun Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title | Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title_full | Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title_fullStr | Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title_full_unstemmed | Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title_short | Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices |
title_sort | optimization of structure and electrical characteristics for four-layer vertically-stacked horizontal gate-all-around si nanosheets devices |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7998492/ https://www.ncbi.nlm.nih.gov/pubmed/33808024 http://dx.doi.org/10.3390/nano11030646 |
work_keys_str_mv | AT zhangqingzhu optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT gujie optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT xurenren optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT caolei optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT lijunjie optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT wuzhenhua optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT wangguilei optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT yaojiaxin optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT zhangzhaohao optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT xiangjinjuan optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT hexiaobin optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT kongzhenzhen optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT yanghong optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT tianjiajia optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT xugaobo optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT maoshujuan optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT radamsonhenryh optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT yinhuaxiang optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices AT luojun optimizationofstructureandelectricalcharacteristicsforfourlayerverticallystackedhorizontalgateallaroundsinanosheetsdevices |