Cargando…
Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates
Silicene has attracted remarkable attention in the semiconductor research community due to its silicon (Si) nature. It is predicted as one of the most promising candidates for the next generation nanoelectronic devices. In this paper, an efficient non-iterative technique is employed to create the SP...
Autores principales: | , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Public Library of Science
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8202956/ https://www.ncbi.nlm.nih.gov/pubmed/34125874 http://dx.doi.org/10.1371/journal.pone.0253289 |
_version_ | 1783708072581005312 |
---|---|
author | Chuan, Mu Wen Wong, Kien Liong Riyadi, Munawar Agus Hamzah, Afiq Rusli, Shahrizal Alias, Nurul Ezaila Lim, Cheng Siong Tan, Michael Loong Peng |
author_facet | Chuan, Mu Wen Wong, Kien Liong Riyadi, Munawar Agus Hamzah, Afiq Rusli, Shahrizal Alias, Nurul Ezaila Lim, Cheng Siong Tan, Michael Loong Peng |
author_sort | Chuan, Mu Wen |
collection | PubMed |
description | Silicene has attracted remarkable attention in the semiconductor research community due to its silicon (Si) nature. It is predicted as one of the most promising candidates for the next generation nanoelectronic devices. In this paper, an efficient non-iterative technique is employed to create the SPICE models for p-type and n-type uniformly doped silicene field-effect transistors (FETs). The current-voltage characteristics show that the proposed silicene FET models exhibit high on-to-off current ratio under ballistic transport. In order to obtain practical digital logic timing diagrams, a parasitic load capacitance, which is dependent on the interconnect length, is attached at the output terminal of the logic circuits. Furthermore, the key circuit performance metrics, including the propagation delay, average power, power-delay product and energy-delay product of the proposed silicene-based logic gates are extracted and benchmarked with published results. The effects of the interconnect length to the propagation delay and average power are also investigated. The results of this work further envisage the uniformly doped silicene as a promising candidate for future nanoelectronic applications. |
format | Online Article Text |
id | pubmed-8202956 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | Public Library of Science |
record_format | MEDLINE/PubMed |
spelling | pubmed-82029562021-06-29 Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates Chuan, Mu Wen Wong, Kien Liong Riyadi, Munawar Agus Hamzah, Afiq Rusli, Shahrizal Alias, Nurul Ezaila Lim, Cheng Siong Tan, Michael Loong Peng PLoS One Research Article Silicene has attracted remarkable attention in the semiconductor research community due to its silicon (Si) nature. It is predicted as one of the most promising candidates for the next generation nanoelectronic devices. In this paper, an efficient non-iterative technique is employed to create the SPICE models for p-type and n-type uniformly doped silicene field-effect transistors (FETs). The current-voltage characteristics show that the proposed silicene FET models exhibit high on-to-off current ratio under ballistic transport. In order to obtain practical digital logic timing diagrams, a parasitic load capacitance, which is dependent on the interconnect length, is attached at the output terminal of the logic circuits. Furthermore, the key circuit performance metrics, including the propagation delay, average power, power-delay product and energy-delay product of the proposed silicene-based logic gates are extracted and benchmarked with published results. The effects of the interconnect length to the propagation delay and average power are also investigated. The results of this work further envisage the uniformly doped silicene as a promising candidate for future nanoelectronic applications. Public Library of Science 2021-06-14 /pmc/articles/PMC8202956/ /pubmed/34125874 http://dx.doi.org/10.1371/journal.pone.0253289 Text en © 2021 Chuan et al https://creativecommons.org/licenses/by/4.0/This is an open access article distributed under the terms of the Creative Commons Attribution License (https://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited. |
spellingShingle | Research Article Chuan, Mu Wen Wong, Kien Liong Riyadi, Munawar Agus Hamzah, Afiq Rusli, Shahrizal Alias, Nurul Ezaila Lim, Cheng Siong Tan, Michael Loong Peng Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title | Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title_full | Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title_fullStr | Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title_full_unstemmed | Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title_short | Semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
title_sort | semi-analytical modelling and evaluation of uniformly doped silicene nanotransistors for digital logic gates |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8202956/ https://www.ncbi.nlm.nih.gov/pubmed/34125874 http://dx.doi.org/10.1371/journal.pone.0253289 |
work_keys_str_mv | AT chuanmuwen semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT wongkienliong semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT riyadimunawaragus semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT hamzahafiq semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT ruslishahrizal semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT aliasnurulezaila semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT limchengsiong semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates AT tanmichaelloongpeng semianalyticalmodellingandevaluationofuniformlydopedsilicenenanotransistorsfordigitallogicgates |