Cargando…
Fabrication of Graphoepitaxial Gate-All-Around Si Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted Hard Mask Approach
[Image: see text] We demonstrate the fabrication of sub-20 nm gate-all-around silicon (Si) nanowire field effect transistor structures using self-assembly. To create nanopatterned Si feature arrays, a block-copolymer-assisted hard mask approach was utilized using a topographically patterned substrat...
Autores principales: | , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
American
Chemical Society
2021
|
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8291765/ https://www.ncbi.nlm.nih.gov/pubmed/34042425 http://dx.doi.org/10.1021/acsnano.0c09232 |
_version_ | 1783724702961762304 |
---|---|
author | Ghoshal, Tandra Senthamaraikannan, Ramsankar Shaw, Matthew T. Lundy, Ross Selkirk, Andrew Morris, Michael A. |
author_facet | Ghoshal, Tandra Senthamaraikannan, Ramsankar Shaw, Matthew T. Lundy, Ross Selkirk, Andrew Morris, Michael A. |
author_sort | Ghoshal, Tandra |
collection | PubMed |
description | [Image: see text] We demonstrate the fabrication of sub-20 nm gate-all-around silicon (Si) nanowire field effect transistor structures using self-assembly. To create nanopatterned Si feature arrays, a block-copolymer-assisted hard mask approach was utilized using a topographically patterned substrate with well-defined Si(3)N(4) features for graphoepitaxially alignment of the self-assembled patterns. Microphase-separated long-range ordered polystyrene-b-poly(ethylene oxide) (PS-b-PEO) block-copolymer-derived dot and line nanopatterns were achieved by a thermo-solvent approach within the substrate topographically defined channels of various widths and lengths. Solvent annealing parameters (temperature, annealing time, etc.) were varied to achieve the desired patterns. The BCP structures were modified by anhydrous ethanol to facilitate insertion of iron oxide features within the graphoepitaxial trenches that maintained the parent BCP arrangements. Vertical and horizontal ordered Si nanowire structures within trenches were fabricated using the iron oxide features as hard masks in an inductively coupled plasma (ICP) etch process. Cross-sectional micrographs depict wires of persistent width and flat sidewalls indicating the effectiveness of the mask. The aspect ratios could be varied by varying etch times. The sharp boundaries between the transistor components was also examined through the elemental mapping. |
format | Online Article Text |
id | pubmed-8291765 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | American
Chemical Society |
record_format | MEDLINE/PubMed |
spelling | pubmed-82917652021-07-21 Fabrication of Graphoepitaxial Gate-All-Around Si Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted Hard Mask Approach Ghoshal, Tandra Senthamaraikannan, Ramsankar Shaw, Matthew T. Lundy, Ross Selkirk, Andrew Morris, Michael A. ACS Nano [Image: see text] We demonstrate the fabrication of sub-20 nm gate-all-around silicon (Si) nanowire field effect transistor structures using self-assembly. To create nanopatterned Si feature arrays, a block-copolymer-assisted hard mask approach was utilized using a topographically patterned substrate with well-defined Si(3)N(4) features for graphoepitaxially alignment of the self-assembled patterns. Microphase-separated long-range ordered polystyrene-b-poly(ethylene oxide) (PS-b-PEO) block-copolymer-derived dot and line nanopatterns were achieved by a thermo-solvent approach within the substrate topographically defined channels of various widths and lengths. Solvent annealing parameters (temperature, annealing time, etc.) were varied to achieve the desired patterns. The BCP structures were modified by anhydrous ethanol to facilitate insertion of iron oxide features within the graphoepitaxial trenches that maintained the parent BCP arrangements. Vertical and horizontal ordered Si nanowire structures within trenches were fabricated using the iron oxide features as hard masks in an inductively coupled plasma (ICP) etch process. Cross-sectional micrographs depict wires of persistent width and flat sidewalls indicating the effectiveness of the mask. The aspect ratios could be varied by varying etch times. The sharp boundaries between the transistor components was also examined through the elemental mapping. American Chemical Society 2021-05-27 2021-06-22 /pmc/articles/PMC8291765/ /pubmed/34042425 http://dx.doi.org/10.1021/acsnano.0c09232 Text en © 2021 The Authors. Published by American Chemical Society Permits the broadest form of re-use including for commercial purposes, provided that author attribution and integrity are maintained (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Ghoshal, Tandra Senthamaraikannan, Ramsankar Shaw, Matthew T. Lundy, Ross Selkirk, Andrew Morris, Michael A. Fabrication of Graphoepitaxial Gate-All-Around Si Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted Hard Mask Approach |
title | Fabrication
of Graphoepitaxial Gate-All-Around Si
Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted
Hard Mask Approach |
title_full | Fabrication
of Graphoepitaxial Gate-All-Around Si
Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted
Hard Mask Approach |
title_fullStr | Fabrication
of Graphoepitaxial Gate-All-Around Si
Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted
Hard Mask Approach |
title_full_unstemmed | Fabrication
of Graphoepitaxial Gate-All-Around Si
Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted
Hard Mask Approach |
title_short | Fabrication
of Graphoepitaxial Gate-All-Around Si
Circuitry Patterned Nanowire Arrays Using Block Copolymer Assisted
Hard Mask Approach |
title_sort | fabrication
of graphoepitaxial gate-all-around si
circuitry patterned nanowire arrays using block copolymer assisted
hard mask approach |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8291765/ https://www.ncbi.nlm.nih.gov/pubmed/34042425 http://dx.doi.org/10.1021/acsnano.0c09232 |
work_keys_str_mv | AT ghoshaltandra fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach AT senthamaraikannanramsankar fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach AT shawmatthewt fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach AT lundyross fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach AT selkirkandrew fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach AT morrismichaela fabricationofgraphoepitaxialgateallaroundsicircuitrypatternednanowirearraysusingblockcopolymerassistedhardmaskapproach |